blob: 07ed7bcae42c68d7ca6735501fb56422a2cf8b09 [file] [log] [blame]
Jeff Chase37bf9962019-11-11 18:05:08 -05001chip soc/intel/skylake
2
Jeff Chase4b1bfe62020-01-16 16:36:20 -05003 # Enable Root port 7(x1) for TPU1
4 register "PcieRpEnable[6]" = "1"
5 # Enable CLKREQ#
6 register "PcieRpClkReqSupport[6]" = "1"
7 # RP 7 uses SRCCLKREQ4#
8 register "PcieRpClkReqNumber[6]" = "4"
9 # RP 7, Enable Advanced Error Reporting
10 register "PcieRpAdvancedErrorReporting[6]" = "1"
11 # RP 7, Enable Latency Tolerance Reporting Mechanism
12 register "PcieRpLtrEnable[6]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040013 # RP 7 uses CLK SRC 4
Jeff Chase4b1bfe62020-01-16 16:36:20 -050014 register "PcieRpClkSrcNumber[6]" = "4"
15
16 # Enable Root port 8(x1) for TPU0
17 register "PcieRpEnable[7]" = "1"
18 # Enable CLKREQ#
19 register "PcieRpClkReqSupport[7]" = "1"
20 # RP 8 uses SRCCLKREQ2#
21 register "PcieRpClkReqNumber[7]" = "2"
22 # RP 8, Enable Advanced Error Reporting
23 register "PcieRpAdvancedErrorReporting[7]" = "1"
24 # RP 8, Enable Latency Tolerance Reporting Mechanism
25 register "PcieRpLtrEnable[7]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040026 # RP 8 uses CLK SRC 2
Jeff Chase4b1bfe62020-01-16 16:36:20 -050027 register "PcieRpClkSrcNumber[7]" = "2"
28
Jeff Chase37bf9962019-11-11 18:05:08 -050029 # Enable Root port 9(x4) for i350 LAN
30 register "PcieRpEnable[8]" = "1"
31 # Disable CLKREQ#
32 register "PcieRpClkReqSupport[8]" = "0"
33 # RP 9, Enable Advanced Error Reporting
34 register "PcieRpAdvancedErrorReporting[8]" = "1"
35 # RP 9, Enable Latency Tolerance Reporting Mechanism
36 register "PcieRpLtrEnable[8]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +040037 # RP 9 uses CLK SRC 2
Jeff Chase37bf9962019-11-11 18:05:08 -050038 register "PcieRpClkSrcNumber[8]" = "2"
39
40 # These are part of Root port 9(x4)
41 register "PcieRpEnable[9]" = "0"
42 register "PcieRpEnable[10]" = "0"
43 register "PcieRpEnable[11]" = "0"
44
45 register "usb2_ports[0]" = "USB2_PORT_LONG(OC_SKIP)" # Type-C
46 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # HDMI
47 register "usb2_ports[2]" = "USB2_PORT_MID(OC2)" # Type-A Rear
48 register "usb2_ports[3]" = "USB2_PORT_MID(OC2)" # Type-A Rear
49 register "usb2_ports[4]" = "USB2_PORT_MID(OC3)" # Type-A Rear
50 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # HDMI Audio
51 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
Jeff Chase37bf9962019-11-11 18:05:08 -050052
53 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-C
54 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # HDMI
55 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Rear
56 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Rear
57 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Rear
Jeff Chase37bf9962019-11-11 18:05:08 -050058
59 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3" # TPU
60 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3" # TPM
61 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8" # None
62 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8" # HDMI
63 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8" # Audio
64
65 register "SerialIoDevMode" = "{
66 [PchSerialIoIndexI2C0] = PchSerialIoPci,
67 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
68 [PchSerialIoIndexI2C2] = PchSerialIoPci,
69 [PchSerialIoIndexI2C3] = PchSerialIoPci,
70 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
71 [PchSerialIoIndexI2C5] = PchSerialIoPci,
72 [PchSerialIoIndexSpi0] = PchSerialIoPci,
73 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
74 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
75 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
76 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
77 }"
78
79 device domain 0 on
80 device pci 14.0 on
81 chip drivers/usb/acpi
82 device usb 0.0 on
83 chip drivers/usb/acpi
84 register "desc" = ""USB2 HDMI In""
85 register "type" = "UPC_TYPE_INTERNAL"
86 device usb 2.1 on end
87 end
88 chip drivers/usb/acpi
89 register "desc" = ""USB2 Type-A Rear Left""
90 register "type" = "UPC_TYPE_A"
91 device usb 2.2 on end
92 end
93 chip drivers/usb/acpi
94 register "desc" = ""USB2 Type-A Rear Middle""
95 register "type" = "UPC_TYPE_A"
96 device usb 2.3 on end
97 end
98 chip drivers/usb/acpi
99 register "desc" = ""USB2 Type-A Rear Right""
100 register "type" = "UPC_TYPE_A"
101 device usb 2.4 on end
102 end
103 chip drivers/usb/acpi
104 register "desc" = ""USB2 HDMI Audio In""
105 register "type" = "UPC_TYPE_INTERNAL"
106 device usb 2.5 on end
107 end
108 chip drivers/usb/acpi
109 register "desc" = ""USB3 HDMI Video In""
110 register "type" = "UPC_TYPE_INTERNAL"
111 device usb 3.1 on end
112 end
113 chip drivers/usb/acpi
114 register "desc" = ""USB3 Type-A Rear Left""
115 register "type" = "UPC_TYPE_USB3_A"
116 device usb 3.2 on end
117 end
118 chip drivers/usb/acpi
119 register "desc" = ""USB3 Type-A Rear Middle""
120 register "type" = "UPC_TYPE_USB3_A"
121 device usb 3.3 on end
122 end
123 chip drivers/usb/acpi
124 register "desc" = ""USB3 Type-A Rear Right""
125 register "type" = "UPC_TYPE_USB3_A"
126 device usb 3.4 on end
127 end
128 device usb 3.5 off end
129 end
130 end
131 end # USB xHCI
132 device pci 15.3 on
133 chip drivers/i2c/generic
134 register "hid" = "ACPI_DT_NAMESPACE_HID"
135 register "desc" = ""Chrontel 7322""
136 register "uid" = "1"
Jeff Chase8d002f52020-03-25 22:07:00 -0400137 register "compat_string" = ""chrontel,ch7322""
Jeff Chase37bf9962019-11-11 18:05:08 -0500138 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_HIGH(GPP_A18)"
139 device i2c 75 on end
140 end
141 chip drivers/i2c/generic
142 register "hid" = "ACPI_DT_NAMESPACE_HID"
143 register "desc" = ""Chrontel 7322""
144 register "uid" = "2"
Jeff Chase8d002f52020-03-25 22:07:00 -0400145 register "compat_string" = ""chrontel,ch7322""
Jeff Chase37bf9962019-11-11 18:05:08 -0500146 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_HIGH(GPP_A20)"
147 device i2c 76 on end
148 end
149 end # I2C #3
150 device pci 19.1 on
151 chip drivers/i2c/generic
152 register "hid" = ""10EC5663""
153 register "name" = ""RT53""
154 register "desc" = ""Realtek RT5663""
155 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_D9)"
156 device i2c 13 on end
157 end
158 end # I2C #5
Jeff Chase4b1bfe62020-01-16 16:36:20 -0500159 device pci 1c.6 on end # PCI Express Port 7 for TPU1
160 device pci 1c.7 on end # PCI Express Port 8 for TPU0
Jeff Chase37bf9962019-11-11 18:05:08 -0500161 device pci 1d.0 on end # PCI Express Port 9 for POE LAN
162 device pci 1d.1 off end # PCI Express Port 10
163 device pci 1d.2 off end # PCI Express Port 11
164 device pci 1d.3 off end # PCI Express Port 12
165 end
166end