blob: 60923471674cdb05153d81d3be3b9d73b52d89c9 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +02007#include <option.h>
Vladimir Serbinenko888d5592013-11-13 17:53:38 +01008#include <pc80/mc146818rtc.h>
9#include <pc80/isa-dma.h>
10#include <pc80/i8259.h>
11#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020012#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020013#include <device/pci_ops.h>
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010014#include <arch/ioapic.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070015#include <acpi/acpi.h>
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010016#include <elog.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070017#include <acpi/acpigen.h>
Vladimir Serbinenko67bfbfd2014-10-25 15:49:23 +020018#include <cpu/x86/smm.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030019#include "chip.h"
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010020#include "pch.h"
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +010021#include <southbridge/intel/common/pciehp.h>
Kyösti Mälkki90993952018-05-01 19:36:25 +030022#include <southbridge/intel/common/acpi_pirq_gen.h>
Arthur Heymansaadd1d02019-05-28 13:39:20 +020023#include <southbridge/intel/common/spi.h>
Tim Wawrzynczakf62c4942021-02-26 10:30:52 -070024#include <southbridge/intel/common/rcba_pirq.h>
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010025
26#define NMI_OFF 0
27
Vladimir Serbinenko46957052013-11-26 01:16:20 +010028typedef struct southbridge_intel_ibexpeak_config config_t;
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010029
30/**
31 * Set miscellanous static southbridge features.
32 *
33 * @param dev PCI device with I/O APIC control registers
34 */
35static void pch_enable_ioapic(struct device *dev)
36{
37 u32 reg32;
38
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080039 set_ioapic_id(VIO_APIC_VADDR, 0x01);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010040 /* affirm full set of redirection table entries ("write once") */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080041 reg32 = io_apic_read(VIO_APIC_VADDR, 0x01);
42 io_apic_write(VIO_APIC_VADDR, 0x01, reg32);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010043
44 /*
45 * Select Boot Configuration register (0x03) and
46 * use Processor System Bus (0x01) to deliver interrupts.
47 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080048 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010049}
50
51static void pch_enable_serial_irqs(struct device *dev)
52{
53 /* Set packet length and toggle silent mode bit for one frame. */
54 pci_write_config8(dev, SERIRQ_CNTL,
55 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
Julius Wernercd49cce2019-03-05 16:53:33 -080056#if !CONFIG(SERIRQ_CONTINUOUS_MODE)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010057 pci_write_config8(dev, SERIRQ_CNTL,
58 (1 << 7) | (0 << 6) | ((21 - 17) << 2) | (0 << 0));
59#endif
60}
61
62/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
63 * 0x00 - 0000 = Reserved
64 * 0x01 - 0001 = Reserved
65 * 0x02 - 0010 = Reserved
66 * 0x03 - 0011 = IRQ3
67 * 0x04 - 0100 = IRQ4
68 * 0x05 - 0101 = IRQ5
69 * 0x06 - 0110 = IRQ6
70 * 0x07 - 0111 = IRQ7
71 * 0x08 - 1000 = Reserved
72 * 0x09 - 1001 = IRQ9
73 * 0x0A - 1010 = IRQ10
74 * 0x0B - 1011 = IRQ11
75 * 0x0C - 1100 = IRQ12
76 * 0x0D - 1101 = Reserved
77 * 0x0E - 1110 = IRQ14
78 * 0x0F - 1111 = IRQ15
79 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
80 * 0x80 - The PIRQ is not routed.
81 */
82
Elyes HAOUASbe841402018-05-13 13:40:39 +020083static void pch_pirq_init(struct device *dev)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010084{
Elyes HAOUASbe841402018-05-13 13:40:39 +020085 struct device *irq_dev;
Angel Pons77f340a2020-10-17 18:39:04 +020086 /*
87 * Interrupt 11 is not used by legacy devices and so can always be used for
88 * PCI interrupts. Full legacy IRQ routing is complicated and hard to
89 * get right. Fortunately all modern OS use MSI and so it's not that big of
90 * an issue anyway. Still we have to provide a reasonable default. Using
91 * interrupt 11 for it everywhere is a working default. ACPI-aware OS can
92 * move it to any interrupt and others will just leave them at default.
Vladimir Serbinenko888d5592013-11-13 17:53:38 +010093 */
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020094 const u8 pirq_routing = 11;
95
96 pci_write_config8(dev, PIRQA_ROUT, pirq_routing);
97 pci_write_config8(dev, PIRQB_ROUT, pirq_routing);
98 pci_write_config8(dev, PIRQC_ROUT, pirq_routing);
99 pci_write_config8(dev, PIRQD_ROUT, pirq_routing);
100
101 pci_write_config8(dev, PIRQE_ROUT, pirq_routing);
102 pci_write_config8(dev, PIRQF_ROUT, pirq_routing);
103 pci_write_config8(dev, PIRQG_ROUT, pirq_routing);
104 pci_write_config8(dev, PIRQH_ROUT, pirq_routing);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100105
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200106 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +0200107 u8 int_pin=0;
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100108
109 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
110 continue;
111
112 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
113
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +0200114 if (int_pin == 0)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100115 continue;
116
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +0200117 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, pirq_routing);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100118 }
119}
120
Elyes HAOUASbe841402018-05-13 13:40:39 +0200121static void pch_gpi_routing(struct device *dev)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100122{
123 /* Get the chip configuration */
124 config_t *config = dev->chip_info;
125 u32 reg32 = 0;
126
127 /* An array would be much nicer here, or some
128 * other method of doing this.
129 */
130 reg32 |= (config->gpi0_routing & 0x03) << 0;
131 reg32 |= (config->gpi1_routing & 0x03) << 2;
132 reg32 |= (config->gpi2_routing & 0x03) << 4;
133 reg32 |= (config->gpi3_routing & 0x03) << 6;
134 reg32 |= (config->gpi4_routing & 0x03) << 8;
135 reg32 |= (config->gpi5_routing & 0x03) << 10;
136 reg32 |= (config->gpi6_routing & 0x03) << 12;
137 reg32 |= (config->gpi7_routing & 0x03) << 14;
138 reg32 |= (config->gpi8_routing & 0x03) << 16;
139 reg32 |= (config->gpi9_routing & 0x03) << 18;
140 reg32 |= (config->gpi10_routing & 0x03) << 20;
141 reg32 |= (config->gpi11_routing & 0x03) << 22;
142 reg32 |= (config->gpi12_routing & 0x03) << 24;
143 reg32 |= (config->gpi13_routing & 0x03) << 26;
144 reg32 |= (config->gpi14_routing & 0x03) << 28;
145 reg32 |= (config->gpi15_routing & 0x03) << 30;
146
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200147 pci_write_config32(dev, GPIO_ROUT, reg32);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100148}
149
Elyes HAOUASbe841402018-05-13 13:40:39 +0200150static void pch_power_options(struct device *dev)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100151{
152 u8 reg8;
153 u16 reg16, pmbase;
154 u32 reg32;
155 const char *state;
156 /* Get the chip configuration */
157 config_t *config = dev->chip_info;
158
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100159 /* Which state do we want to goto after g3 (power restored)?
160 * 0 == S0 Full On
161 * 1 == S5 Soft Off
162 *
163 * If the option is not existent (Laptops), use Kconfig setting.
164 */
Angel Pons88dcb312021-04-26 17:10:28 +0200165 const unsigned int pwr_on = get_uint_option("power_on_after_fail",
Angel Pons62719a32021-04-19 13:15:28 +0200166 CONFIG_MAINBOARD_POWER_FAILURE_STATE);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100167
168 reg16 = pci_read_config16(dev, GEN_PMCON_3);
169 reg16 &= 0xfffe;
170 switch (pwr_on) {
171 case MAINBOARD_POWER_OFF:
172 reg16 |= 1;
173 state = "off";
174 break;
175 case MAINBOARD_POWER_ON:
176 reg16 &= ~1;
177 state = "on";
178 break;
179 case MAINBOARD_POWER_KEEP:
180 reg16 &= ~1;
181 state = "state keep";
182 break;
183 default:
184 state = "undefined";
185 }
186
187 reg16 &= ~(3 << 4); /* SLP_S4# Assertion Stretch 4s */
188 reg16 |= (1 << 3); /* SLP_S4# Assertion Stretch Enable */
189
190 reg16 &= ~(1 << 10);
191 reg16 |= (1 << 11); /* SLP_S3# Min Assertion Width 50ms */
192
193 reg16 |= (1 << 12); /* Disable SLP stretch after SUS well */
194
195 pci_write_config16(dev, GEN_PMCON_3, reg16);
196 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
197
198 /* Set up NMI on errors. */
199 reg8 = inb(0x61);
200 reg8 &= 0x0f; /* Higher Nibble must be 0 */
201 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
202 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
203 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
204 outb(reg8, 0x61);
205
206 reg8 = inb(0x70);
Angel Pons88dcb312021-04-26 17:10:28 +0200207 const unsigned int nmi_option = get_uint_option("nmi", NMI_OFF);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100208 if (nmi_option) {
209 printk(BIOS_INFO, "NMI sources enabled.\n");
210 reg8 &= ~(1 << 7); /* Set NMI. */
211 } else {
212 printk(BIOS_INFO, "NMI sources disabled.\n");
Elyes HAOUAS9c5d4632018-04-26 22:21:21 +0200213 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100214 }
215 outb(reg8, 0x70);
216
217 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
218 reg16 = pci_read_config16(dev, GEN_PMCON_1);
219 reg16 &= ~(3 << 0); // SMI# rate 1 minute
220 reg16 &= ~(1 << 10); // Disable BIOS_PCI_EXP_EN for native PME
Kyösti Mälkki94464472020-06-13 13:45:42 +0300221 if (CONFIG(DEBUG_PERIODIC_SMI))
222 reg16 |= (3 << 0); // Periodic SMI every 8s
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100223 pci_write_config16(dev, GEN_PMCON_1, reg16);
224
225 // Set the board's GPI routing.
226 pch_gpi_routing(dev);
227
228 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
229
230 outl(config->gpe0_en, pmbase + GPE0_EN);
231 outw(config->alt_gp_smi_en, pmbase + ALT_GP_SMI_EN);
232
233 /* Set up power management block and determine sleep mode */
234 reg32 = inl(pmbase + 0x04); // PM1_CNT
235 reg32 &= ~(7 << 10); // SLP_TYP
236 reg32 |= (1 << 0); // SCI_EN
237 outl(reg32, pmbase + 0x04);
238
239 /* Clear magic status bits to prevent unexpected wake */
Angel Pons42b4e4e2019-09-18 10:58:53 +0200240 reg32 = RCBA32(PRSTS);
241 reg32 |= (1 << 5) | (1 << 4) | (1 << 0);
242 RCBA32(PRSTS) = reg32;
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100243
Angel Pons42b4e4e2019-09-18 10:58:53 +0200244 /* FIXME: Does this even exist? */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100245 reg32 = RCBA32(0x3f02);
246 reg32 &= ~0xf;
247 RCBA32(0x3f02) = reg32;
248}
249
250static void pch_rtc_init(struct device *dev)
251{
252 u8 reg8;
253 int rtc_failed;
254
255 reg8 = pci_read_config8(dev, GEN_PMCON_3);
256 rtc_failed = reg8 & RTC_BATTERY_DEAD;
257 if (rtc_failed) {
258 reg8 &= ~RTC_BATTERY_DEAD;
259 pci_write_config8(dev, GEN_PMCON_3, reg8);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100260 elog_add_event(ELOG_TYPE_RTC_RESET);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100261 }
262 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
263
Gabe Blackb3f08c62014-04-30 17:12:25 -0700264 cmos_init(rtc_failed);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100265}
266
267static void mobile5_pm_init(struct device *dev)
268{
269 int i;
270
271 printk(BIOS_DEBUG, "Mobile 5 PM init\n");
272 pci_write_config8(dev, 0xa9, 0x47);
273
Angel Pons77f340a2020-10-17 18:39:04 +0200274 RCBA32(0x1d44) = 0x00000000;
275 (void)RCBA32(0x1d44);
276 RCBA32(0x1d48) = 0x00030000;
277 (void)RCBA32(0x1d48);
278 RCBA32(0x1e80) = 0x000c0801;
279 (void)RCBA32(0x1e80);
280 RCBA32(0x1e84) = 0x000200f0;
281 (void)RCBA32(0x1e84);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100282
Angel Pons77f340a2020-10-17 18:39:04 +0200283 const u32 rcba2010[] = {
284 /* 2010: */ 0x00188200, 0x14000016, 0xbc4abcb5, 0x00000000,
285 /* 2020: */ 0xf0c9605b, 0x13683040, 0x04c8f16e, 0x09e90170
286 };
287 for (i = 0; i < ARRAY_SIZE(rcba2010); i++) {
288 RCBA32(0x2010 + 4 * i) = rcba2010[i];
289 RCBA32(0x2010 + 4 * i);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100290 }
291
Angel Pons77f340a2020-10-17 18:39:04 +0200292 RCBA32(0x2100) = 0x00000000;
293 (void)RCBA32(0x2100);
294 RCBA32(0x2104) = 0x00000757;
295 (void)RCBA32(0x2104);
296 RCBA32(0x2108) = 0x00170001;
297 (void)RCBA32(0x2108);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100298
Angel Pons77f340a2020-10-17 18:39:04 +0200299 RCBA32(0x211c) = 0x00000000;
300 (void)RCBA32(0x211c);
301 RCBA32(0x2120) = 0x00010000;
302 (void)RCBA32(0x2120);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100303
Angel Pons77f340a2020-10-17 18:39:04 +0200304 RCBA32(0x21fc) = 0x00000000;
305 (void)RCBA32(0x21fc);
306 RCBA32(0x2200) = 0x20000044;
307 (void)RCBA32(0x2200);
308 RCBA32(0x2204) = 0x00000001;
309 (void)RCBA32(0x2204);
310 RCBA32(0x2208) = 0x00003457;
311 (void)RCBA32(0x2208);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100312
Angel Pons77f340a2020-10-17 18:39:04 +0200313 const u32 rcba2210[] = {
314 /* 2210 */ 0x00000000, 0x00000001, 0xa0fff210, 0x0000df00,
315 /* 2220 */ 0x00e30880, 0x00000070, 0x00004000, 0x00000000,
316 /* 2230 */ 0x00e30880, 0x00000070, 0x00004000, 0x00000000,
317 /* 2240 */ 0x00002301, 0x36000000, 0x00010107, 0x00160000,
318 /* 2250 */ 0x00001b01, 0x36000000, 0x00010107, 0x00160000,
319 /* 2260 */ 0x00000601, 0x16000000, 0x00010107, 0x00160000,
320 /* 2270 */ 0x00001c01, 0x16000000, 0x00010107, 0x00160000
321 };
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100322
Angel Pons77f340a2020-10-17 18:39:04 +0200323 for (i = 0; i < ARRAY_SIZE(rcba2210); i++) {
324 RCBA32(0x2210 + 4 * i) = rcba2210[i];
325 RCBA32(0x2210 + 4 * i);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100326 }
327
Angel Pons77f340a2020-10-17 18:39:04 +0200328 const u32 rcba2300[] = {
329 /* 2300: */ 0x00000000, 0x40000000, 0x4646827b, 0x6e803131,
330 /* 2310: */ 0x32c77887, 0x00077733, 0x00007447, 0x00000040,
331 /* 2320: */ 0xcccc0cfc, 0x0fbb0fff
332 };
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100333
Angel Pons77f340a2020-10-17 18:39:04 +0200334 for (i = 0; i < ARRAY_SIZE(rcba2300); i++) {
335 RCBA32(0x2300 + 4 * i) = rcba2300[i];
336 RCBA32(0x2300 + 4 * i);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100337 }
338
Angel Pons77f340a2020-10-17 18:39:04 +0200339 RCBA32(0x37fc) = 0x00000000;
340 (void)RCBA32(0x37fc);
341 RCBA32(0x3dfc) = 0x00000000;
342 (void)RCBA32(0x3dfc);
343 RCBA32(0x3e7c) = 0xffffffff;
344 (void)RCBA32(0x3e7c);
345 RCBA32(0x3efc) = 0x00000000;
346 (void)RCBA32(0x3efc);
347 RCBA32(0x3f00) = 0x0000010b;
348 (void)RCBA32(0x3f00);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100349}
350
351static void enable_hpet(void)
352{
353 u32 reg32;
354
355 /* Move HPET to default address 0xfed00000 and enable it */
356 reg32 = RCBA32(HPTC);
357 reg32 |= (1 << 7); // HPET Address Enable
358 reg32 &= ~(3 << 0);
359 RCBA32(HPTC) = reg32;
Arthur Heymans37e1d932019-10-02 14:33:34 +0200360 RCBA32(HPTC); /* Read back for it to work */
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100361
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800362 write32((u32 *)0xfed00010, read32((u32 *)0xfed00010) | 1);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100363}
364
Elyes HAOUASbe841402018-05-13 13:40:39 +0200365static void enable_clock_gating(struct device *dev)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100366{
367 u32 reg32;
368 u16 reg16;
369
370 RCBA32_AND_OR(0x2234, ~0UL, 0xf);
371
372 reg16 = pci_read_config16(dev, GEN_PMCON_1);
373 reg16 |= (1 << 2) | (1 << 11);
374 pci_write_config16(dev, GEN_PMCON_1, reg16);
375
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100376 reg32 = RCBA32(CG);
377 reg32 |= (1 << 31);
378 reg32 |= (1 << 29) | (1 << 28);
379 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
380 reg32 |= (1 << 16);
381 reg32 |= (1 << 17);
382 reg32 |= (1 << 18);
383 reg32 |= (1 << 22);
384 reg32 |= (1 << 23);
385 reg32 &= ~(1 << 20);
386 reg32 |= (1 << 19);
387 reg32 |= (1 << 0);
388 reg32 |= (0xf << 1);
389 RCBA32(CG) = reg32;
390
391 RCBA32_OR(0x38c0, 0x7);
392 RCBA32_OR(0x36d4, 0x6680c004);
393 RCBA32_OR(0x3564, 0x3);
394}
395
Vladimir Serbinenko456f4952015-05-28 20:42:32 +0200396static void pch_set_acpi_mode(void)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100397{
Kyösti Mälkkiad882c32020-06-02 05:05:30 +0300398 if (!acpi_is_wakeup_s3()) {
399 apm_control(APM_CNT_ACPI_DISABLE);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100400 }
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100401}
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100402
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100403static void pch_fixups(struct device *dev)
404{
405 /*
406 * Enable DMI ASPM in the PCH
407 */
408 RCBA32_AND_OR(0x2304, ~(1 << 10), 0);
409 RCBA32_OR(0x21a4, (1 << 11)|(1 << 10));
410 RCBA32_OR(0x21a8, 0x3);
411}
412
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100413static void lpc_init(struct device *dev)
414{
Elyes HAOUASbfc255a2020-03-07 13:05:14 +0100415 printk(BIOS_DEBUG, "pch: %s\n", __func__);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100416
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100417 /* IO APIC initialization. */
418 pch_enable_ioapic(dev);
419
420 pch_enable_serial_irqs(dev);
421
422 /* Setup the PIRQ. */
423 pch_pirq_init(dev);
424
425 /* Setup power options. */
426 pch_power_options(dev);
427
428 /* Initialize power management */
Arthur Heymansd0310fa2019-10-02 00:21:01 +0200429 mobile5_pm_init(dev);
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100430
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100431 /* Initialize the real time clock. */
432 pch_rtc_init(dev);
433
434 /* Initialize ISA DMA. */
435 isa_dma_init();
436
437 /* Initialize the High Precision Event Timers, if present. */
438 enable_hpet();
439
440 /* Initialize Clock Gating */
441 enable_clock_gating(dev);
442
443 setup_i8259();
444
445 /* The OS should do this? */
446 /* Interrupt 9 should be level triggered (SCI) */
447 i8259_configure_irq_trigger(9, 1);
448
Vladimir Serbinenko456f4952015-05-28 20:42:32 +0200449 pch_set_acpi_mode();
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100450
451 pch_fixups(dev);
452}
453
Elyes HAOUASbe841402018-05-13 13:40:39 +0200454static void pch_lpc_read_resources(struct device *dev)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100455{
456 struct resource *res;
457 config_t *config = dev->chip_info;
458 u8 io_index = 0;
459
460 /* Get the normal PCI resources of this device. */
461 pci_dev_read_resources(dev);
462
463 /* Add an extra subtractive resource for both memory and I/O. */
464 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
465 res->base = 0;
466 res->size = 0x1000;
467 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
468 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
469
470 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
471 res->base = 0xff800000;
472 res->size = 0x00800000; /* 8 MB for flash */
473 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
474 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
475
476 res = new_resource(dev, 3); /* IOAPIC */
477 res->base = IO_APIC_ADDR;
478 res->size = 0x00001000;
479 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
480
481 /* Set PCH IO decode ranges if required.*/
482 if ((config->gen1_dec & 0xFFFC) > 0x1000) {
483 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
484 res->base = config->gen1_dec & 0xFFFC;
485 res->size = (config->gen1_dec >> 16) & 0xFC;
486 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
487 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
488 }
489
490 if ((config->gen2_dec & 0xFFFC) > 0x1000) {
491 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
492 res->base = config->gen2_dec & 0xFFFC;
493 res->size = (config->gen2_dec >> 16) & 0xFC;
494 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
495 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
496 }
497
498 if ((config->gen3_dec & 0xFFFC) > 0x1000) {
499 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
500 res->base = config->gen3_dec & 0xFFFC;
501 res->size = (config->gen3_dec >> 16) & 0xFC;
502 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
503 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
504 }
505
506 if ((config->gen4_dec & 0xFFFC) > 0x1000) {
507 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
508 res->base = config->gen4_dec & 0xFFFC;
509 res->size = (config->gen4_dec >> 16) & 0xFC;
510 res->flags = IORESOURCE_IO| IORESOURCE_SUBTRACTIVE |
511 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
512 }
513}
514
Elyes HAOUASbe841402018-05-13 13:40:39 +0200515static void pch_lpc_enable(struct device *dev)
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100516{
517 /* Enable PCH Display Port */
518 RCBA16(DISPBDF) = 0x0010;
519 RCBA32_OR(FD2, PCH_ENABLE_DBDF);
520
521 pch_enable(dev);
522}
523
Kyösti Mälkki90993952018-05-01 19:36:25 +0300524static const char *lpc_acpi_name(const struct device *dev)
525{
526 return "LPCB";
527}
528
Furquan Shaikh7536a392020-04-24 21:59:21 -0700529static void southbridge_fill_ssdt(const struct device *device)
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100530{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300531 struct device *dev = pcidev_on_root(0x1f, 0);
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100532 config_t *chip = dev->chip_info;
533
534 intel_acpi_pcie_hotplug_generator(chip->pcie_hotplug_map, 8);
Kyösti Mälkki90993952018-05-01 19:36:25 +0300535 intel_acpi_gen_def_acpi_pirq(dev);
Vladimir Serbinenko36fa5b82014-10-28 23:43:20 +0100536}
537
Bill XIEd533b162017-08-22 16:26:22 +0800538static void lpc_final(struct device *dev)
539{
Arthur Heymansaadd1d02019-05-28 13:39:20 +0200540 spi_finalize_ops();
541
Bill XIEd533b162017-08-22 16:26:22 +0800542 /* Call SMM finalize() handlers before resume */
Kyösti Mälkkiad882c32020-06-02 05:05:30 +0300543 if (CONFIG(INTEL_CHIPSET_LOCKDOWN) ||
544 acpi_is_wakeup_s3()) {
545 apm_control(APM_CNT_FINALIZE);
Bill XIEd533b162017-08-22 16:26:22 +0800546 }
547}
548
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100549static struct device_operations device_ops = {
550 .read_resources = pch_lpc_read_resources,
551 .set_resources = pci_dev_set_resources,
Arthur Heymans3b452e02019-10-03 09:16:10 +0200552 .enable_resources = pci_dev_enable_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200553 .acpi_fill_ssdt = southbridge_fill_ssdt,
Kyösti Mälkki90993952018-05-01 19:36:25 +0300554 .acpi_name = lpc_acpi_name,
Angel Pons77f340a2020-10-17 18:39:04 +0200555 .write_acpi_tables = acpi_write_hpet,
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100556 .init = lpc_init,
Bill XIEd533b162017-08-22 16:26:22 +0800557 .final = lpc_final,
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100558 .enable = pch_lpc_enable,
Nico Huber51b75ae2019-03-14 16:02:05 +0100559 .scan_bus = scan_static_bus,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200560 .ops_pci = &pci_dev_ops_pci,
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100561};
562
Felix Singer838fbc72019-11-21 21:23:32 +0100563static const unsigned short pci_device_ids[] = {
Angel Pons45621832021-02-24 22:02:04 +0100564 PCI_DID_INTEL_IBEXPEAK_LPC_P55,
565 PCI_DID_INTEL_IBEXPEAK_LPC_PM55,
566 PCI_DID_INTEL_IBEXPEAK_LPC_H55,
Felix Singer838fbc72019-11-21 21:23:32 +0100567 PCI_DID_INTEL_IBEXPEAK_LPC_QM57,
Angel Pons45621832021-02-24 22:02:04 +0100568 PCI_DID_INTEL_IBEXPEAK_LPC_H57,
Felix Singer838fbc72019-11-21 21:23:32 +0100569 PCI_DID_INTEL_IBEXPEAK_LPC_HM55,
Angel Pons45621832021-02-24 22:02:04 +0100570 PCI_DID_INTEL_IBEXPEAK_LPC_Q57,
571 PCI_DID_INTEL_IBEXPEAK_LPC_HM57,
572 PCI_DID_INTEL_IBEXPEAK_LPC_QS57,
573 PCI_DID_INTEL_IBEXPEAK_LPC_3400,
574 PCI_DID_INTEL_IBEXPEAK_LPC_3420,
575 PCI_DID_INTEL_IBEXPEAK_LPC_3450,
Felix Singer838fbc72019-11-21 21:23:32 +0100576 0
577};
Vladimir Serbinenko888d5592013-11-13 17:53:38 +0100578
579static const struct pci_driver pch_lpc __pci_driver = {
580 .ops = &device_ops,
581 .vendor = PCI_VENDOR_ID_INTEL,
582 .devices = pci_device_ids,
583};