blob: 869483863217ecc11425cfe159d85296b049bef5 [file] [log] [blame]
Johanna Schander431d0082019-07-22 09:24:14 +02001chip soc/intel/skylake
Johanna Schander431d0082019-07-22 09:24:14 +02002 register "deep_s3_enable_ac" = "0"
3 register "deep_s3_enable_dc" = "0"
4 register "deep_s5_enable_ac" = "0"
5 register "deep_s5_enable_dc" = "0"
6 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
7
8 register "eist_enable" = "1"
9
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_C"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
Michael Niewöhnerc5f1dc92021-04-10 22:51:15 +020018 register "gen1_dec" = "0x000c0681"
19 register "gen2_dec" = "0x000c1641"
Johanna Schander431d0082019-07-22 09:24:14 +020020
Johanna Schander431d0082019-07-22 09:24:14 +020021 # Disable DPTF
22 register "dptf_enable" = "0"
23
24 # FSP Configuration
Johanna Schander431d0082019-07-22 09:24:14 +020025 register "SataSalpSupport" = "0"
Felix Singer9a1b47e2023-10-23 17:37:21 +020026 register "SataPortsEnable" = "{
27 [0] = 0,
28 [1] = 0,
29 [2] = 0,
30 }"
Johanna Schander431d0082019-07-22 09:24:14 +020031 register "DspEnable" = "0"
32 register "IoBufferOwnership" = "0"
Johanna Schander431d0082019-07-22 09:24:14 +020033 register "SkipExtGfxScan" = "1"
Johanna Schander431d0082019-07-22 09:24:14 +020034 register "SaGv" = "SaGv_Enabled"
35 register "PmConfigSlpS3MinAssert" = "2" # 50ms
36 register "PmConfigSlpS4MinAssert" = "1" # 1s
37 register "PmConfigSlpSusMinAssert" = "3" # 500ms
38 register "PmConfigSlpAMinAssert" = "3" # 2s
Johanna Schander431d0082019-07-22 09:24:14 +020039
40 register "serirq_mode" = "SERIRQ_CONTINUOUS"
41
Johanna Schander431d0082019-07-22 09:24:14 +020042 # VR Settings Configuration for 4 Domains
43 #+----------------+-----------+-----------+-------------+----------+
44 #| Domain/Setting | SA | IA | GT Unsliced | GT |
45 #+----------------+-----------+-----------+-------------+----------+
46 #| Psi1Threshold | 20A | 20A | 20A | 20A |
47 #| Psi2Threshold | 4A | 5A | 5A | 5A |
48 #| Psi3Threshold | 1A | 1A | 1A | 1A |
49 #| Psi3Enable | 1 | 1 | 1 | 1 |
50 #| Psi4Enable | 1 | 1 | 1 | 1 |
51 #| ImonSlope | 0 | 0 | 0 | 0 |
52 #| ImonOffset | 0 | 0 | 0 | 0 |
53 #| IccMax | 6A | 64A | 31A | 31A |
54 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
55 #+----------------+-----------+-----------+-------------+----------+
56 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
57 .vr_config_enable = 1,
58 .psi1threshold = VR_CFG_AMP(20),
59 .psi2threshold = VR_CFG_AMP(4),
60 .psi3threshold = VR_CFG_AMP(1),
61 .psi3enable = 0,
62 .psi4enable = 0,
63 .imon_slope = 0x0,
64 .imon_offset = 0x0,
65 .icc_max = VR_CFG_AMP(6),
66 .voltage_limit = 1520,
67 .ac_loadline = 1030,
68 .dc_loadline = 1030,
69 }"
70
71 register "domain_vr_config[VR_IA_CORE]" = "{
72 .vr_config_enable = 1,
73 .psi1threshold = VR_CFG_AMP(20),
74 .psi2threshold = VR_CFG_AMP(5),
75 .psi3threshold = VR_CFG_AMP(1),
76 .psi3enable = 0,
77 .psi4enable = 0,
78 .imon_slope = 0x0,
79 .imon_offset = 0x0,
80 .icc_max = VR_CFG_AMP(64),
81 .voltage_limit = 1520,
82 .ac_loadline = 240,
83 .dc_loadline = 240,
84 }"
85
86 register "domain_vr_config[VR_GT_UNSLICED]" = "{
87 .vr_config_enable = 1,
88 .psi1threshold = VR_CFG_AMP(20),
89 .psi2threshold = VR_CFG_AMP(5),
90 .psi3threshold = VR_CFG_AMP(1),
91 .psi3enable = 0,
92 .psi4enable = 0,
93 .imon_slope = 0x0,
94 .imon_offset = 0x0,
95 .icc_max = VR_CFG_AMP(31),
96 .voltage_limit = 1520,
97 .ac_loadline = 310,
98 .dc_loadline = 310,
99 }"
100
101 register "domain_vr_config[VR_GT_SLICED]" = "{
102 .vr_config_enable = 1,
103 .psi1threshold = VR_CFG_AMP(20),
104 .psi2threshold = VR_CFG_AMP(5),
105 .psi3threshold = VR_CFG_AMP(1),
106 .psi3enable = 0,
107 .psi4enable = 0,
108 .imon_slope = 0x0,
109 .imon_offset = 0x0,
110 .icc_max = VR_CFG_AMP(31),
111 .voltage_limit = 1520,
112 .ac_loadline = 310,
113 .dc_loadline = 310,
114 }"
115
116 # Enable Root Ports 3, 5 and 9
117 register "PcieRpEnable[2]" = "1"
118 register "PcieRpEnable[4]" = "1"
119 register "PcieRpEnable[8]" = "1"
120
121 register "PcieRpLtrEnable[2]" = "1"
122 register "PcieRpLtrEnable[4]" = "1"
123 register "PcieRpLtrEnable[8]" = "1"
124
125 register "PcieRpHotPlug[4]" = "1"
126
Johanna Schander431d0082019-07-22 09:24:14 +0200127 # PL1 override 25W
Johanna Schander431d0082019-07-22 09:24:14 +0200128 # PL2 override 44W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530129 register "power_limits_config" = "{
130 .tdp_pl1_override = 25,
131 .tdp_pl2_override = 44,
132 }"
Johanna Schander431d0082019-07-22 09:24:14 +0200133
134 # Send an extra VR mailbox command for the PS4 exit issue
135 register "SendVrMbxCmd" = "2"
136
Felix Singer21b5a9a2023-10-23 07:26:28 +0200137 register "SerialIoDevMode" = "{
138 [PchSerialIoIndexI2C0] = PchSerialIoPci,
139 [PchSerialIoIndexI2C1] = PchSerialIoPci,
140 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
141 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
142 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
143 [PchSerialIoIndexI2C5] = PchSerialIoDisabled,
144 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
145 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
146 [PchSerialIoIndexUart0] = PchSerialIoDisabled,
147 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
148 [PchSerialIoIndexUart2] = PchSerialIoDisabled,
Johanna Schander431d0082019-07-22 09:24:14 +0200149 }"
150
Johanna Schander431d0082019-07-22 09:24:14 +0200151 device domain 0 on
Reagan Bohan89799552024-05-15 08:54:15 +0000152 device ref igpu on
153 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
154
155 register "panel_cfg" = "{
156 .up_delay_ms = 200,
157 .down_delay_ms = 50,
158 .cycle_delay_ms = 500,
159 .backlight_on_delay_ms = 1,
160 .backlight_off_delay_ms = 200,
161 .backlight_pwm_hz = 200,
162 }"
163 end
Felix Singer3d987102023-11-16 01:39:05 +0100164 device ref sa_thermal on end
165 device ref south_xhci on end
166 device ref thermal on end
167 device ref i2c0 on end
168 device ref i2c1 on
Johanna Schander431d0082019-07-22 09:24:14 +0200169 chip drivers/i2c/hid
170 register "generic.hid" = ""PNP0C50""
171 register "generic.desc" = ""Synaptics Touchpad""
Karthikeyan Ramasubramaniane49dfb62021-02-09 15:05:17 -0700172 register "generic.irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier2cf52d82022-09-01 15:09:24 -0500173 register "generic.detect" = "1"
Johanna Schander431d0082019-07-22 09:24:14 +0200174 register "hid_desc_reg_offset" = "0x20"
175 device i2c 0x2c on end
176 end
Felix Singer3d987102023-11-16 01:39:05 +0100177 end
178 device ref heci1 on end
179 device ref uart2 on end
180 device ref pcie_rp1 on end
181 device ref pcie_rp5 on end
182 device ref pcie_rp9 on end
183 device ref lpc_espi on
Johanna Schander431d0082019-07-22 09:24:14 +0200184 chip superio/ite/it8528e
185 device pnp 6e.1 off end
186 device pnp 6e.2 off end
187 device pnp 6e.3 off end
188 device pnp 6e.4 off end
189 device pnp 6e.5 off end
190 device pnp 6e.6 off end
191 device pnp 6e.a off end
192 device pnp 6e.f off end
193 device pnp 6e.10 off end
194 device pnp 6e.11 off end
195 device pnp 6e.12 off end
196 device pnp 6e.13 off end
197 device pnp 6e.14 off end
198 device pnp 6e.17 off end
199 device pnp 6e.18 off end
200 device pnp 6e.19 off end
201 end #superio/ite/it8528e
Felix Singer3d987102023-11-16 01:39:05 +0100202 end
203 device ref hda on end
204 device ref smbus on end
205 device ref fast_spi on end
Johanna Schander431d0082019-07-22 09:24:14 +0200206 end
207end