blob: 5bfe2c20f07764811562039f2efec67ddbf9e39f [file] [log] [blame]
Kevin Chiu0b1a90d2016-10-03 17:15:15 +08001chip soc/intel/apollolake
2
3 device cpu_cluster 0 on
4 device lapic 0 on end
5 end
6
7 register "pcie_rp0_clkreq_pin" = "0" # wifi/bt
8 # Disable unused clkreq of PCIe root ports
9 register "pcie_rp1_clkreq_pin" = "CLKREQ_DISABLED"
10 register "pcie_rp2_clkreq_pin" = "CLKREQ_DISABLED"
11 register "pcie_rp3_clkreq_pin" = "CLKREQ_DISABLED"
12 register "pcie_rp4_clkreq_pin" = "CLKREQ_DISABLED"
13 register "pcie_rp5_clkreq_pin" = "CLKREQ_DISABLED"
14
15 # GPIO for PERST_0
16 # If the Board has PERST_0 signal, assign the GPIO
17 # If the Board does not have PERST_0, assign GPIO_PRT0_UDEF
Kevin Chiuf5fb2192016-11-09 13:48:12 +080018 register "prt0_gpio" = "GPIO_122"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +080019
Venkateswarlu Vinjamuri7e4d12c2017-02-24 15:54:39 -080020 # GPIO for SD card detect
21 register "sdcard_cd_gpio" = "GPIO_177"
22
Kevin Chiu0b1a90d2016-10-03 17:15:15 +080023 # EMMC TX DATA Delay 1
24 # Refer to EDS-Vol2-22.3.
25 # [14:8] steps of delay for HS400, each 125ps.
26 # [6:0] steps of delay for SDR104/HS200, each 125ps.
27 register "emmc_tx_data_cntl1" = "0x0C16"
28
29 # EMMC TX DATA Delay 2
30 # Refer to EDS-Vol2-22.3.
31 # [30:24] steps of delay for SDR50, each 125ps.
32 # [22:16] steps of delay for DDR50, each 125ps.
33 # [14:8] steps of delay for SDR25/HS50, each 125ps.
34 # [6:0] steps of delay for SDR12, each 125ps.
35 register "emmc_tx_data_cntl2" = "0x28162828"
36
37 # EMMC RX CMD/DATA Delay 1
38 # Refer to EDS-Vol2-22.3.
39 # [30:24] steps of delay for SDR50, each 125ps.
40 # [22:16] steps of delay for DDR50, each 125ps.
41 # [14:8] steps of delay for SDR25/HS50, each 125ps.
42 # [6:0] steps of delay for SDR12, each 125ps.
43 register "emmc_rx_cmd_data_cntl1" = "0x00181717"
44
45 # EMMC RX CMD/DATA Delay 2
46 # Refer to EDS-Vol2-22.3.
47 # [17:16] stands for Rx Clock before Output Buffer
48 # [14:8] steps of delay for Auto Tuning Mode, each 125ps.
49 # [6:0] steps of delay for HS200, each 125ps.
50 register "emmc_rx_cmd_data_cntl2" = "0x10008"
51
52 # Enable DPTF
53 register "dptf_enable" = "1"
54
Kevin Chiuc4943d82016-11-09 14:07:30 +080055 # PL1 override 12000 mW: the energy calculation is wrong with the
56 # current VR solution. Experiments show that SoC TDP max (6W) can
57 # be reached when RAPL PL1 is set to 12W.
58 register "tdp_pl1_override_mw" = "12000"
Kevin Chiua0f6f9b2016-12-09 11:42:05 +080059 # Set RAPL PL2 to 15W.
60 register "tdp_pl2_override_mw" = "15000"
Kevin Chiuc4943d82016-11-09 14:07:30 +080061
Kevin Chiu0b1a90d2016-10-03 17:15:15 +080062 # Enable Audio Clock and Power gating
63 register "hdaudio_clk_gate_enable" = "1"
64 register "hdaudio_pwr_gate_enable" = "1"
65 register "hdaudio_bios_config_lockdown" = "1"
66
67 # Enable lpss s0ix
68 register "lpss_s0ix_enable" = "1"
69
70 # GPE configuration
71 # Note that GPE events called out in ASL code rely on this
72 # route, i.e., if this route changes then the affected GPE
73 # offset bits also need to be changed. This sets the PMC register
74 # GPE_CFG fields.
75 register "gpe0_dw1" = "PMC_GPE_N_31_0"
76 register "gpe0_dw2" = "PMC_GPE_N_63_32"
77 register "gpe0_dw3" = "PMC_GPE_SW_31_0"
78
Kevin Chiu35d7d582016-11-30 16:30:28 +080079 # Enable I2C0 for audio codec at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080080 register "i2c[0]" = "{
81 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +080082 .rise_time_ns = 104,
83 .fall_time_ns = 52,
Kevin Chiu961d6d42016-11-09 09:52:55 +080084 }"
85
Kevin Chiu35d7d582016-11-30 16:30:28 +080086 # Enable I2C2 bus early for TPM at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080087 register "i2c[2]" = "{
88 .early_init = 1,
89 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +080090 .rise_time_ns = 50,
91 .fall_time_ns = 23,
Kevin Chiu961d6d42016-11-09 09:52:55 +080092 }"
93
Kevin Chiu35d7d582016-11-30 16:30:28 +080094 # touchscreen at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080095 register "i2c[3]" = "{
96 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +080097 .rise_time_ns = 76,
98 .fall_time_ns = 164,
Kevin Chiu961d6d42016-11-09 09:52:55 +080099 }"
100
Kevin Chiu35d7d582016-11-30 16:30:28 +0800101 # trackpad at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +0800102 register "i2c[4]" = "{
103 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +0800104 .rise_time_ns = 90,
105 .fall_time_ns = 164,
Kevin Chiu961d6d42016-11-09 09:52:55 +0800106 }"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800107
108 # Minimum SLP S3 assertion width 28ms.
109 register "slp_s3_assertion_width_usecs" = "28000"
110
Kevin Chiu01179242017-01-25 23:06:23 +0800111 # Override USB2 PER PORT register (PORT 0)
112 register "usb2eye[0]" = "{
113 .Usb20PerPortPeTxiSet = 7,
114 .Usb20PerPortTxiSet = 1,
115 .Usb20IUsbTxEmphasisEn = 3,
116 .Usb20PerPortTxPeHalf = 0,
117 }"
118
119 # Override USB2 PER PORT register (PORT 1)
120 register "usb2eye[1]" = "{
121 .Usb20PerPortPeTxiSet = 7,
122 .Usb20PerPortTxiSet = 2,
123 .Usb20IUsbTxEmphasisEn = 3,
124 .Usb20PerPortTxPeHalf = 0,
125 }"
126
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800127 device domain 0 on
128 device pci 00.0 on end # - Host Bridge
129 device pci 00.1 on end # - DPTF
130 device pci 00.2 on end # - NPK
131 device pci 02.0 on end # - Gen
132 device pci 03.0 on end # - Iunit
133 device pci 0d.0 on end # - P2SB
134 device pci 0d.1 on end # - PMC
135 device pci 0d.2 on end # - SPI
136 device pci 0d.3 on end # - Shared SRAM
137 device pci 0e.0 on # - Audio
138 chip drivers/generic/max98357a
Martin Roth2e6aeba2016-10-07 10:48:31 -0600139 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_76)"
Kevin Chiu49ef5aa2016-11-09 14:23:06 +0800140 register "sdmode_delay" = "5"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800141 device generic 0 on end
142 end
143 end
144 device pci 11.0 off end # - ISH
145 device pci 12.0 off end # - SATA
146 device pci 13.0 off end # - Root Port 2 - PCIe-A 0
147 device pci 13.1 off end # - Root Port 3 - PCIe-A 1
148 device pci 13.2 off end # - Root Port 4 - PCIe-A 2
149 device pci 13.3 off end # - Root Port 5 - PCIe-A 3
150 device pci 14.0 on
151 chip drivers/intel/wifi
152 register "wake" = "GPE0_DW3_00"
153 device pci 00.0 on end
154 end
155 end # - Root Port 0 - PCIe-B 0 - Wifi
156 device pci 14.1 off end # - Root Port 1 - PCIe-B 1
157 device pci 15.0 on end # - XHCI
158 device pci 15.1 off end # - XDCI
159 device pci 16.0 on # - I2C 0
160 chip drivers/i2c/da7219
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800161 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_116_IRQ)"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800162 register "btn_cfg" = "50"
163 register "mic_det_thr" = "500"
164 register "jack_ins_deb" = "20"
165 register "jack_det_rate" = ""32ms_64ms""
166 register "jack_rem_deb" = "1"
167 register "a_d_btn_thr" = "0xa"
168 register "d_b_btn_thr" = "0x16"
169 register "b_c_btn_thr" = "0x21"
170 register "c_mic_btn_thr" = "0x3e"
171 register "btn_avg" = "4"
172 register "adc_1bit_rpt" = "1"
173 register "micbias_lvl" = "2600"
174 register "mic_amp_in_sel" = ""diff""
175 device i2c 1a on end
176 end
177 end
178 device pci 16.1 on end # - I2C 1
179 device pci 16.2 on
180 chip drivers/i2c/tpm
181 register "hid" = ""GOOG0005""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800182 register "irq" = "ACPI_IRQ_EDGE_LOW(GPIO_28_IRQ)"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800183 device i2c 50 on end
184 end
185 end # - I2C 2
186 device pci 16.3 on
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800187 chip drivers/i2c/hid
188 register "generic.hid" = ""WCOMNTN2""
189 register "generic.desc" = ""WCOM Touchscreen""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800190 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_21_IRQ)"
Furquan Shaikh5360c7e2017-02-19 01:18:09 -0800191 register "generic.probed" = "1"
192 register "generic.reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_36)"
193 register "generic.reset_delay_ms" = "20"
194 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_152)"
195 register "generic.enable_delay_ms" = "1"
196 register "generic.has_power_resource" = "1"
197 register "generic.disable_gpio_export_in_crs" = "1"
Furquan Shaikh8be4fdf2016-10-21 16:45:59 -0700198 register "hid_desc_reg_offset" = "0x1"
199 device i2c 0xA on end
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800200 end
Kevin Chiu5aadea92017-01-10 22:31:05 +0800201 chip drivers/i2c/generic
202 register "hid" = ""ELAN0001""
203 register "desc" = ""ELAN Touchscreen""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800204 register "irq" = "ACPI_IRQ_EDGE_LOW(GPIO_21_IRQ)"
Kevin Chiu5aadea92017-01-10 22:31:05 +0800205 register "probed" = "1"
Furquan Shaikha7a517d2017-01-25 19:15:49 -0800206 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_36)"
207 register "reset_delay_ms" = "20"
208 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_152)"
209 register "enable_delay_ms" = "1"
210 register "has_power_resource" = "1"
Kevin Chiu5aadea92017-01-10 22:31:05 +0800211 device i2c 10 on end
212 end
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800213 end # - I2C 3
214 device pci 17.0 on
215 chip drivers/i2c/generic
216 register "hid" = ""ELAN0000""
217 register "desc" = ""ELAN Touchpad""
Furquan Shaikh5b9b5932017-02-21 13:16:30 -0800218 register "irq" = "ACPI_IRQ_EDGE_LOW(GPIO_18_IRQ)"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800219 register "wake" = "GPE0_DW1_15"
220 register "probed" = "1"
221 device i2c 15 on end
222 end
223 end # - I2C 4
Kevin Chiuca387532016-11-23 18:06:39 +0800224 device pci 17.1 off end # - I2C 5
225 device pci 17.2 off end # - I2C 6
226 device pci 17.3 off end # - I2C 7
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800227 device pci 18.0 on end # - UART 0
228 device pci 18.1 on end # - UART 1
229 device pci 18.2 on end # - UART 2
Kevin Chiuca387532016-11-23 18:06:39 +0800230 device pci 18.3 off end # - UART 3
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800231 device pci 19.0 on end # - SPI 0
Kevin Chiuca387532016-11-23 18:06:39 +0800232 device pci 19.1 off end # - SPI 1
233 device pci 19.2 off end # - SPI 2
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800234 device pci 1a.0 on end # - PWM
235 device pci 1b.0 on end # - SDCARD
236 device pci 1c.0 on end # - eMMC
237 device pci 1e.0 off end # - SDIO
238 device pci 1f.0 on # - LPC
239 chip ec/google/chromeec
240 device pnp 0c09.0 on end
241 end
242 end
243 device pci 1f.1 on end # - SMBUS
244 end
245end