blob: f7551d66bb9729cece1e8ece65198840cc1d398d [file] [log] [blame]
Kevin Chiu0b1a90d2016-10-03 17:15:15 +08001chip soc/intel/apollolake
2
3 device cpu_cluster 0 on
4 device lapic 0 on end
5 end
6
7 register "pcie_rp0_clkreq_pin" = "0" # wifi/bt
8 # Disable unused clkreq of PCIe root ports
9 register "pcie_rp1_clkreq_pin" = "CLKREQ_DISABLED"
10 register "pcie_rp2_clkreq_pin" = "CLKREQ_DISABLED"
11 register "pcie_rp3_clkreq_pin" = "CLKREQ_DISABLED"
12 register "pcie_rp4_clkreq_pin" = "CLKREQ_DISABLED"
13 register "pcie_rp5_clkreq_pin" = "CLKREQ_DISABLED"
14
15 # GPIO for PERST_0
16 # If the Board has PERST_0 signal, assign the GPIO
17 # If the Board does not have PERST_0, assign GPIO_PRT0_UDEF
Kevin Chiuf5fb2192016-11-09 13:48:12 +080018 register "prt0_gpio" = "GPIO_122"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +080019
20 # EMMC TX DATA Delay 1
21 # Refer to EDS-Vol2-22.3.
22 # [14:8] steps of delay for HS400, each 125ps.
23 # [6:0] steps of delay for SDR104/HS200, each 125ps.
24 register "emmc_tx_data_cntl1" = "0x0C16"
25
26 # EMMC TX DATA Delay 2
27 # Refer to EDS-Vol2-22.3.
28 # [30:24] steps of delay for SDR50, each 125ps.
29 # [22:16] steps of delay for DDR50, each 125ps.
30 # [14:8] steps of delay for SDR25/HS50, each 125ps.
31 # [6:0] steps of delay for SDR12, each 125ps.
32 register "emmc_tx_data_cntl2" = "0x28162828"
33
34 # EMMC RX CMD/DATA Delay 1
35 # Refer to EDS-Vol2-22.3.
36 # [30:24] steps of delay for SDR50, each 125ps.
37 # [22:16] steps of delay for DDR50, each 125ps.
38 # [14:8] steps of delay for SDR25/HS50, each 125ps.
39 # [6:0] steps of delay for SDR12, each 125ps.
40 register "emmc_rx_cmd_data_cntl1" = "0x00181717"
41
42 # EMMC RX CMD/DATA Delay 2
43 # Refer to EDS-Vol2-22.3.
44 # [17:16] stands for Rx Clock before Output Buffer
45 # [14:8] steps of delay for Auto Tuning Mode, each 125ps.
46 # [6:0] steps of delay for HS200, each 125ps.
47 register "emmc_rx_cmd_data_cntl2" = "0x10008"
48
49 # Enable DPTF
50 register "dptf_enable" = "1"
51
Kevin Chiuc4943d82016-11-09 14:07:30 +080052 # PL1 override 12000 mW: the energy calculation is wrong with the
53 # current VR solution. Experiments show that SoC TDP max (6W) can
54 # be reached when RAPL PL1 is set to 12W.
55 register "tdp_pl1_override_mw" = "12000"
Kevin Chiua0f6f9b2016-12-09 11:42:05 +080056 # Set RAPL PL2 to 15W.
57 register "tdp_pl2_override_mw" = "15000"
Kevin Chiuc4943d82016-11-09 14:07:30 +080058
Kevin Chiu0b1a90d2016-10-03 17:15:15 +080059 # Enable Audio Clock and Power gating
60 register "hdaudio_clk_gate_enable" = "1"
61 register "hdaudio_pwr_gate_enable" = "1"
62 register "hdaudio_bios_config_lockdown" = "1"
63
64 # Enable lpss s0ix
65 register "lpss_s0ix_enable" = "1"
66
67 # GPE configuration
68 # Note that GPE events called out in ASL code rely on this
69 # route, i.e., if this route changes then the affected GPE
70 # offset bits also need to be changed. This sets the PMC register
71 # GPE_CFG fields.
72 register "gpe0_dw1" = "PMC_GPE_N_31_0"
73 register "gpe0_dw2" = "PMC_GPE_N_63_32"
74 register "gpe0_dw3" = "PMC_GPE_SW_31_0"
75
Kevin Chiu35d7d582016-11-30 16:30:28 +080076 # Enable I2C0 for audio codec at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080077 register "i2c[0]" = "{
78 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +080079 .rise_time_ns = 104,
80 .fall_time_ns = 52,
Kevin Chiu961d6d42016-11-09 09:52:55 +080081 }"
82
Kevin Chiu35d7d582016-11-30 16:30:28 +080083 # Enable I2C2 bus early for TPM at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080084 register "i2c[2]" = "{
85 .early_init = 1,
86 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +080087 .rise_time_ns = 50,
88 .fall_time_ns = 23,
Kevin Chiu961d6d42016-11-09 09:52:55 +080089 }"
90
Kevin Chiu35d7d582016-11-30 16:30:28 +080091 # touchscreen at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080092 register "i2c[3]" = "{
93 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +080094 .rise_time_ns = 76,
95 .fall_time_ns = 164,
Kevin Chiu961d6d42016-11-09 09:52:55 +080096 }"
97
Kevin Chiu35d7d582016-11-30 16:30:28 +080098 # trackpad at 400kHz
Kevin Chiu961d6d42016-11-09 09:52:55 +080099 register "i2c[4]" = "{
100 .speed = I2C_SPEED_FAST,
Kevin Chiu35d7d582016-11-30 16:30:28 +0800101 .rise_time_ns = 90,
102 .fall_time_ns = 164,
Kevin Chiu961d6d42016-11-09 09:52:55 +0800103 }"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800104
105 # Minimum SLP S3 assertion width 28ms.
106 register "slp_s3_assertion_width_usecs" = "28000"
107
108 device domain 0 on
109 device pci 00.0 on end # - Host Bridge
110 device pci 00.1 on end # - DPTF
111 device pci 00.2 on end # - NPK
112 device pci 02.0 on end # - Gen
113 device pci 03.0 on end # - Iunit
114 device pci 0d.0 on end # - P2SB
115 device pci 0d.1 on end # - PMC
116 device pci 0d.2 on end # - SPI
117 device pci 0d.3 on end # - Shared SRAM
118 device pci 0e.0 on # - Audio
119 chip drivers/generic/max98357a
Martin Roth2e6aeba2016-10-07 10:48:31 -0600120 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_76)"
Kevin Chiu49ef5aa2016-11-09 14:23:06 +0800121 register "sdmode_delay" = "5"
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800122 device generic 0 on end
123 end
124 end
125 device pci 11.0 off end # - ISH
126 device pci 12.0 off end # - SATA
127 device pci 13.0 off end # - Root Port 2 - PCIe-A 0
128 device pci 13.1 off end # - Root Port 3 - PCIe-A 1
129 device pci 13.2 off end # - Root Port 4 - PCIe-A 2
130 device pci 13.3 off end # - Root Port 5 - PCIe-A 3
131 device pci 14.0 on
132 chip drivers/intel/wifi
133 register "wake" = "GPE0_DW3_00"
134 device pci 00.0 on end
135 end
136 end # - Root Port 0 - PCIe-B 0 - Wifi
137 device pci 14.1 off end # - Root Port 1 - PCIe-B 1
138 device pci 15.0 on end # - XHCI
139 device pci 15.1 off end # - XDCI
140 device pci 16.0 on # - I2C 0
141 chip drivers/i2c/da7219
142 register "irq" = "IRQ_LEVEL_LOW(GPIO_116_IRQ)"
143 register "btn_cfg" = "50"
144 register "mic_det_thr" = "500"
145 register "jack_ins_deb" = "20"
146 register "jack_det_rate" = ""32ms_64ms""
147 register "jack_rem_deb" = "1"
148 register "a_d_btn_thr" = "0xa"
149 register "d_b_btn_thr" = "0x16"
150 register "b_c_btn_thr" = "0x21"
151 register "c_mic_btn_thr" = "0x3e"
152 register "btn_avg" = "4"
153 register "adc_1bit_rpt" = "1"
154 register "micbias_lvl" = "2600"
155 register "mic_amp_in_sel" = ""diff""
156 device i2c 1a on end
157 end
158 end
159 device pci 16.1 on end # - I2C 1
160 device pci 16.2 on
161 chip drivers/i2c/tpm
162 register "hid" = ""GOOG0005""
163 register "irq" = "IRQ_EDGE_LOW(GPIO_28_IRQ)"
164 device i2c 50 on end
165 end
166 end # - I2C 2
167 device pci 16.3 on
Furquan Shaikh73edd2b2016-11-09 10:52:12 -0800168 chip drivers/i2c/wacom
Furquan Shaikh8be4fdf2016-10-21 16:45:59 -0700169 register "generic" = "{
Janice Lie19c80b2016-11-07 17:49:44 +0800170 .hid = WCOMNTN2_HID,
Furquan Shaikh8be4fdf2016-10-21 16:45:59 -0700171 .cid = PNP0C50_CID,
172 .desc = WCOM_TS_DESC,
173 .irq = IRQ_EDGE_LOW(GPIO_21_IRQ),
174 .probed = 1,
175 }"
176 register "hid_desc_reg_offset" = "0x1"
177 device i2c 0xA on end
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800178 end
Kevin Chiu5aadea92017-01-10 22:31:05 +0800179 chip drivers/i2c/generic
180 register "hid" = ""ELAN0001""
181 register "desc" = ""ELAN Touchscreen""
182 register "irq" = "IRQ_EDGE_LOW(GPIO_21_IRQ)"
183 register "probed" = "1"
184
185 chip drivers/generic/gpio_regulator
186 register "name" = ""vcc33""
187 register "gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_152)"
188 register "enabled_on_boot" = "1"
189 device generic 0 on end
190 end
191
192 device i2c 10 on end
193 end
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800194 end # - I2C 3
195 device pci 17.0 on
196 chip drivers/i2c/generic
197 register "hid" = ""ELAN0000""
198 register "desc" = ""ELAN Touchpad""
199 register "irq" = "IRQ_EDGE_LOW(GPIO_18_IRQ)"
200 register "wake" = "GPE0_DW1_15"
201 register "probed" = "1"
202 device i2c 15 on end
203 end
204 end # - I2C 4
Kevin Chiuca387532016-11-23 18:06:39 +0800205 device pci 17.1 off end # - I2C 5
206 device pci 17.2 off end # - I2C 6
207 device pci 17.3 off end # - I2C 7
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800208 device pci 18.0 on end # - UART 0
209 device pci 18.1 on end # - UART 1
210 device pci 18.2 on end # - UART 2
Kevin Chiuca387532016-11-23 18:06:39 +0800211 device pci 18.3 off end # - UART 3
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800212 device pci 19.0 on end # - SPI 0
Kevin Chiuca387532016-11-23 18:06:39 +0800213 device pci 19.1 off end # - SPI 1
214 device pci 19.2 off end # - SPI 2
Kevin Chiu0b1a90d2016-10-03 17:15:15 +0800215 device pci 1a.0 on end # - PWM
216 device pci 1b.0 on end # - SDCARD
217 device pci 1c.0 on end # - eMMC
218 device pci 1e.0 off end # - SDIO
219 device pci 1f.0 on # - LPC
220 chip ec/google/chromeec
221 device pnp 0c09.0 on end
222 end
223 end
224 device pci 1f.1 on end # - SMBUS
225 end
226end