blob: 8b5b36b0eb29cff07cd1598a344d66d780bc1c3b [file] [log] [blame]
Jianjun Wang270b0b62021-07-14 15:38:19 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2
Jianjun Wang7439a492022-03-31 15:37:25 +08003#include <boot/coreboot_tables.h>
Jianjun Wang270b0b62021-07-14 15:38:19 +08004#include <commonlib/stdlib.h>
5#include <console/console.h>
6#include <device/device.h>
7#include <device/mmio.h>
8#include <device/pci.h>
Jianjun Wang270b0b62021-07-14 15:38:19 +08009#include <device/pci_ids.h>
10#include <device/resource.h>
11#include <delay.h>
12#include <lib.h>
13#include <soc/addressmap.h>
Jianjun Wangaa751cc2022-03-23 15:38:56 +080014#include <soc/early_init.h>
Jianjun Wang270b0b62021-07-14 15:38:19 +080015#include <soc/pcie.h>
16#include <soc/pcie_common.h>
Jianjun Wangc0808b62022-03-14 20:38:18 +080017#include <soc/soc_chip.h>
Jianjun Wang270b0b62021-07-14 15:38:19 +080018#include <stdlib.h>
19#include <types.h>
20
21#define PCIE_SETTING_REG 0x80
22#define PCIE_PCI_IDS_1 0x9c
23#define PCI_CLASS(class) ((class) << 8)
24#define PCIE_RC_MODE BIT(0)
25
26#define PCIE_CFGNUM_REG 0x140
27#define PCIE_CFG_DEVFN(devfn) ((devfn) & GENMASK(7, 0))
28#define PCIE_CFG_BUS(bus) (((bus) << 8) & GENMASK(15, 8))
29#define PCIE_CFG_OFFSET_ADDR 0x1000
30#define PCIE_CFG_HEADER(bus, devfn) \
31 (PCIE_CFG_BUS(bus) | PCIE_CFG_DEVFN(devfn))
32
33#define PCIE_RST_CTRL_REG 0x148
34#define PCIE_MAC_RSTB BIT(0)
35#define PCIE_PHY_RSTB BIT(1)
36#define PCIE_BRG_RSTB BIT(2)
37#define PCIE_PE_RSTB BIT(3)
38
39#define PCIE_LTSSM_STATUS_REG 0x150
40#define PCIE_LTSSM_STATE(val) (((val) >> 24) & 0x1f)
41
42#define PCIE_LINK_STATUS_REG 0x154
43#define PCIE_CTRL_LINKUP BIT(8)
44
45#define PCI_NUM_INTX 4
46#define PCIE_INT_ENABLE_REG 0x180
47#define PCIE_INTX_SHIFT 24
48#define PCIE_INTX_ENABLE \
49 GENMASK(PCIE_INTX_SHIFT + PCI_NUM_INTX - 1, PCIE_INTX_SHIFT)
50
51#define PCIE_TRANS_TABLE_BASE_REG 0x800
52#define PCIE_ATR_SRC_ADDR_MSB_OFFSET 0x4
53#define PCIE_ATR_TRSL_ADDR_LSB_OFFSET 0x8
54#define PCIE_ATR_TRSL_ADDR_MSB_OFFSET 0xc
55#define PCIE_ATR_TRSL_PARAM_OFFSET 0x10
56#define PCIE_ATR_TLB_SET_OFFSET 0x20
57
58#define PCIE_MAX_TRANS_TABLES 8
59#define PCIE_ATR_EN BIT(0)
60#define PCIE_ATR_SIZE(size) \
61 (((((size) - 1) << 1) & GENMASK(6, 1)) | PCIE_ATR_EN)
62#define PCIE_ATR_ID(id) ((id) & GENMASK(3, 0))
63#define PCIE_ATR_TYPE_MEM PCIE_ATR_ID(0)
64#define PCIE_ATR_TYPE_IO PCIE_ATR_ID(1)
65#define PCIE_ATR_TLP_TYPE(type) (((type) << 16) & GENMASK(18, 16))
66#define PCIE_ATR_TLP_TYPE_MEM PCIE_ATR_TLP_TYPE(0)
67#define PCIE_ATR_TLP_TYPE_IO PCIE_ATR_TLP_TYPE(2)
68
Jianjun Wang270b0b62021-07-14 15:38:19 +080069/* LTSSM state in PCIE_LTSSM_STATUS_REG bit[28:24] */
70static const char *const ltssm_str[] = {
71 "detect.quiet", /* 0x00 */
72 "detect.active", /* 0x01 */
73 "polling.active", /* 0x02 */
74 "polling.compliance", /* 0x03 */
75 "polling.configuration", /* 0x04 */
76 "config.linkwidthstart", /* 0x05 */
77 "config.linkwidthaccept", /* 0x06 */
78 "config.lanenumwait", /* 0x07 */
79 "config.lanenumaccept", /* 0x08 */
80 "config.complete", /* 0x09 */
81 "config.idle", /* 0x0A */
82 "recovery.receiverlock", /* 0x0B */
83 "recovery.equalization", /* 0x0C */
84 "recovery.speed", /* 0x0D */
85 "recovery.receiverconfig", /* 0x0E */
86 "recovery.idle", /* 0x0F */
87 "L0", /* 0x10 */
88 "L0s", /* 0x11 */
89 "L1.entry", /* 0x12 */
90 "L1.idle", /* 0x13 */
91 "L2.idle", /* 0x14 */
92 "L2.transmitwake", /* 0x15 */
93 "disable", /* 0x16 */
94 "loopback.entry", /* 0x17 */
95 "loopback.active", /* 0x18 */
96 "loopback.exit", /* 0x19 */
97 "hotreset", /* 0x1A */
98};
99
Jianjun Wang51113262022-03-15 13:43:14 +0800100static uintptr_t mtk_pcie_get_controller_base(pci_devfn_t devfn)
101{
102 struct device *root_dev;
103 const mtk_soc_config_t *config;
104 static uintptr_t base = 0;
105
106 if (!base) {
107 root_dev = pcidev_path_on_root(devfn);
108 config = config_of(root_dev);
109 base = config->pcie_config.base;
110 }
111
112 return base;
113}
114
Jianjun Wang270b0b62021-07-14 15:38:19 +0800115volatile union pci_bank *pci_map_bus(pci_devfn_t dev)
116{
117 u32 val, devfn, bus;
Jianjun Wang51113262022-03-15 13:43:14 +0800118 uintptr_t base;
Jianjun Wang270b0b62021-07-14 15:38:19 +0800119
120 devfn = PCI_DEV2DEVFN(dev);
121 bus = PCI_DEV2SEGBUS(dev);
122 val = PCIE_CFG_HEADER(bus, devfn);
123
Jianjun Wang51113262022-03-15 13:43:14 +0800124 base = mtk_pcie_get_controller_base(dev);
125 write32p(base + PCIE_CFGNUM_REG, val);
Jianjun Wang270b0b62021-07-14 15:38:19 +0800126
Jianjun Wang51113262022-03-15 13:43:14 +0800127 return (void *)(base + PCIE_CFG_OFFSET_ADDR);
Jianjun Wang270b0b62021-07-14 15:38:19 +0800128}
129
130static int mtk_pcie_set_trans_window(struct device *dev, uintptr_t table,
131 const struct mtk_pcie_mmio_res *mmio_res)
132{
133 const char *range_type;
134 uint32_t table_attr;
135
136 if (!mmio_res)
137 return -1;
138
139 if (mmio_res->type == IORESOURCE_IO) {
140 range_type = "IO";
141 table_attr = PCIE_ATR_TYPE_IO | PCIE_ATR_TLP_TYPE_IO;
142 } else if (mmio_res->type == IORESOURCE_MEM) {
143 range_type = "MEM";
144 table_attr = PCIE_ATR_TYPE_MEM | PCIE_ATR_TLP_TYPE_MEM;
145 } else {
146 printk(BIOS_ERR, "%s: Unknown trans table type %#lx\n",
147 __func__, mmio_res->type);
148 return -1;
149 }
150
151 write32p(table, mmio_res->cpu_addr |
152 PCIE_ATR_SIZE(__fls(mmio_res->size)));
153 write32p(table + PCIE_ATR_SRC_ADDR_MSB_OFFSET, 0);
154 write32p(table + PCIE_ATR_TRSL_ADDR_LSB_OFFSET, mmio_res->pci_addr);
155 write32p(table + PCIE_ATR_TRSL_ADDR_MSB_OFFSET, 0);
156 write32p(table + PCIE_ATR_TRSL_PARAM_OFFSET, table_attr);
157
158 printk(BIOS_INFO,
159 "%s: set %s trans window: cpu_addr = %#x, pci_addr = %#x, size = %#x\n",
160 __func__, range_type, mmio_res->cpu_addr, mmio_res->pci_addr,
161 mmio_res->size);
162
163 return 0;
164}
165
166static void mtk_pcie_domain_new_res(struct device *dev, unsigned int index,
167 const struct mtk_pcie_mmio_res *mmio_res)
168{
169 struct resource *res;
170
171 if (!mmio_res)
172 return;
173
174 res = new_resource(dev, index);
175 res->base = mmio_res->cpu_addr;
176 res->limit = mmio_res->cpu_addr + mmio_res->size - 1;
177 res->flags = mmio_res->type | IORESOURCE_SUBTRACTIVE |
178 IORESOURCE_ASSIGNED;
179}
180
181void mtk_pcie_domain_read_resources(struct device *dev)
182{
Jianjun Wangc0808b62022-03-14 20:38:18 +0800183 const mtk_soc_config_t *config = config_of(dev);
184 const struct mtk_pcie_config *conf = &config->pcie_config;
Jianjun Wang270b0b62021-07-14 15:38:19 +0800185
186 mtk_pcie_domain_new_res(dev, IOINDEX_SUBTRACTIVE(0, 0),
Jianjun Wangc0808b62022-03-14 20:38:18 +0800187 &conf->mmio_res_io);
Jianjun Wang270b0b62021-07-14 15:38:19 +0800188
189 mtk_pcie_domain_new_res(dev, IOINDEX_SUBTRACTIVE(1, 0),
Jianjun Wangc0808b62022-03-14 20:38:18 +0800190 &conf->mmio_res_mem);
Jianjun Wang270b0b62021-07-14 15:38:19 +0800191}
192
193void mtk_pcie_domain_set_resources(struct device *dev)
194{
Jianjun Wangc0808b62022-03-14 20:38:18 +0800195 const mtk_soc_config_t *config = config_of(dev);
196 const struct mtk_pcie_config *conf = &config->pcie_config;
Jianjun Wang270b0b62021-07-14 15:38:19 +0800197 uintptr_t table;
198
199 /* Initialize I/O space constraints. */
Jianjun Wangc0808b62022-03-14 20:38:18 +0800200 table = conf->base + PCIE_TRANS_TABLE_BASE_REG;
201 if (mtk_pcie_set_trans_window(dev, table, &conf->mmio_res_io) < 0)
Jianjun Wang270b0b62021-07-14 15:38:19 +0800202 printk(BIOS_ERR, "%s: Failed to set IO window\n", __func__);
203
204 /* Initialize memory resources constraints. */
Jianjun Wangc0808b62022-03-14 20:38:18 +0800205 table = conf->base + PCIE_TRANS_TABLE_BASE_REG +
Jianjun Wang270b0b62021-07-14 15:38:19 +0800206 PCIE_ATR_TLB_SET_OFFSET;
Jianjun Wangc0808b62022-03-14 20:38:18 +0800207 if (mtk_pcie_set_trans_window(dev, table, &conf->mmio_res_mem) < 0)
Jianjun Wang270b0b62021-07-14 15:38:19 +0800208 printk(BIOS_ERR, "%s: Failed to set MEM window\n", __func__);
209
210 pci_domain_set_resources(dev);
211}
212
Arthur Heymans8c740b02022-11-03 10:56:45 +0100213enum cb_err fill_lb_pcie(struct lb_pcie *pcie)
Jianjun Wang7439a492022-03-31 15:37:25 +0800214{
215 if (!pci_root_bus())
216 return CB_ERR;
217
218 pcie->ctrl_base = mtk_pcie_get_controller_base(0);
219 return CB_SUCCESS;
220}
221
Jianjun Wang270b0b62021-07-14 15:38:19 +0800222void mtk_pcie_domain_enable(struct device *dev)
223{
Jianjun Wangc0808b62022-03-14 20:38:18 +0800224 const mtk_soc_config_t *config = config_of(dev);
Jianjun Wang51113262022-03-15 13:43:14 +0800225 const struct mtk_pcie_config *conf = &config->pcie_config;
Jianjun Wangc0808b62022-03-14 20:38:18 +0800226 const char *ltssm_state;
Jianjun Wang79b35ca2022-03-30 09:09:43 +0800227 long perst_time_us;
Jianjun Wangc0808b62022-03-14 20:38:18 +0800228 size_t tries = 0;
229 uint32_t val;
Jianjun Wang270b0b62021-07-14 15:38:19 +0800230
Jianjun Wangc0808b62022-03-14 20:38:18 +0800231 /* Set as RC mode */
Jianjun Wang51113262022-03-15 13:43:14 +0800232 val = read32p(conf->base + PCIE_SETTING_REG);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800233 val |= PCIE_RC_MODE;
Jianjun Wang51113262022-03-15 13:43:14 +0800234 write32p(conf->base + PCIE_SETTING_REG, val);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800235
236 /* Set class code */
Jianjun Wang51113262022-03-15 13:43:14 +0800237 val = read32p(conf->base + PCIE_PCI_IDS_1);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800238 val &= ~GENMASK(31, 8);
239 val |= PCI_CLASS(PCI_CLASS_BRIDGE_PCI << 8);
Jianjun Wang51113262022-03-15 13:43:14 +0800240 write32p(conf->base + PCIE_PCI_IDS_1, val);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800241
242 /* Mask all INTx interrupts */
Jianjun Wang51113262022-03-15 13:43:14 +0800243 val = read32p(conf->base + PCIE_INT_ENABLE_REG);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800244 val &= ~PCIE_INTX_ENABLE;
Jianjun Wang51113262022-03-15 13:43:14 +0800245 write32p(conf->base + PCIE_INT_ENABLE_REG, val);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800246
Jianjun Wangaa751cc2022-03-23 15:38:56 +0800247 perst_time_us = early_init_get_elapsed_time_us(EARLY_INIT_PCIE);
Jianjun Wang79b35ca2022-03-30 09:09:43 +0800248 printk(BIOS_DEBUG, "%s: %ld us elapsed since assert PERST#\n",
Jianjun Wangaa751cc2022-03-23 15:38:56 +0800249 __func__, perst_time_us);
250
251 /*
252 * Described in PCIe CEM specification sections 2.2
253 * (PERST# Signal) and 2.2.1 (Initial Power-Up (G3 to S0)).
254 * The deassertion of PERST# should be delayed 100ms (TPVPERL)
255 * for the power and clock to become stable.
256 */
Jianjun Wang79b35ca2022-03-30 09:09:43 +0800257 const long min_perst_time_us = 100000; /* 100 ms */
Jianjun Wangaa751cc2022-03-23 15:38:56 +0800258 if (perst_time_us < min_perst_time_us) {
259 if (!perst_time_us) {
260 printk(BIOS_WARNING,
261 "%s: PCIe early init data not found, sleeping 100ms\n",
262 __func__);
263 mtk_pcie_reset(conf->base + PCIE_RST_CTRL_REG, true);
264 } else {
265 printk(BIOS_WARNING,
Jianjun Wang79b35ca2022-03-30 09:09:43 +0800266 "%s: Need an extra %ld us delay to meet PERST# deassertion requirement\n",
Jianjun Wangaa751cc2022-03-23 15:38:56 +0800267 __func__, min_perst_time_us - perst_time_us);
268 }
269
270 udelay(min_perst_time_us - perst_time_us);
271 }
272
Jianjun Wangc0808b62022-03-14 20:38:18 +0800273 /* De-assert reset signals */
Jianjun Wang51113262022-03-15 13:43:14 +0800274 mtk_pcie_reset(conf->base + PCIE_RST_CTRL_REG, false);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800275
276 if (!retry(100,
Jianjun Wang51113262022-03-15 13:43:14 +0800277 (tries++, read32p(conf->base + PCIE_LINK_STATUS_REG) &
Jianjun Wangc0808b62022-03-14 20:38:18 +0800278 PCIE_CTRL_LINKUP), mdelay(1))) {
Jianjun Wang51113262022-03-15 13:43:14 +0800279 val = read32p(conf->base + PCIE_LTSSM_STATUS_REG);
Jianjun Wangc0808b62022-03-14 20:38:18 +0800280 ltssm_state = PCIE_LTSSM_STATE(val) >= ARRAY_SIZE(ltssm_str) ?
281 "Unknown state" : ltssm_str[PCIE_LTSSM_STATE(val)];
282 printk(BIOS_ERR, "%s: PCIe link down, current ltssm state: %s\n",
283 __func__, ltssm_state);
Jianjun Wang270b0b62021-07-14 15:38:19 +0800284 return;
Jianjun Wangc0808b62022-03-14 20:38:18 +0800285 }
Jianjun Wang270b0b62021-07-14 15:38:19 +0800286
Jianjun Wangc0808b62022-03-14 20:38:18 +0800287 printk(BIOS_INFO, "%s: PCIe link up success (%ld tries)\n", __func__,
288 tries);
Jianjun Wang270b0b62021-07-14 15:38:19 +0800289}