Angel Pons | 4b42983 | 2020-04-02 23:48:50 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Martin Roth | 5474eb1 | 2018-05-26 19:22:33 -0600 | [diff] [blame] | 2 | |
Kyösti Mälkki | de64078 | 2019-12-03 07:30:26 +0200 | [diff] [blame] | 3 | #include <arch/bootblock.h> |
Angel Pons | a6b0922 | 2021-01-20 13:00:02 +0100 | [diff] [blame] | 4 | #include <assert.h> |
Angel Pons | 37cae54 | 2021-02-02 16:28:07 +0100 | [diff] [blame] | 5 | #include <device/pci_ops.h> |
Angel Pons | a6b0922 | 2021-01-20 13:00:02 +0100 | [diff] [blame] | 6 | #include <types.h> |
Elyes HAOUAS | 487c1a2 | 2021-01-31 08:23:00 +0100 | [diff] [blame] | 7 | |
Arthur Heymans | e27c013 | 2019-11-12 23:34:13 +0100 | [diff] [blame] | 8 | #include "i945.h" |
Kyösti Mälkki | 032c23d | 2013-07-01 11:21:53 +0300 | [diff] [blame] | 9 | |
Angel Pons | a6b0922 | 2021-01-20 13:00:02 +0100 | [diff] [blame] | 10 | static uint32_t encode_pciexbar_length(void) |
| 11 | { |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 12 | switch (CONFIG_ECAM_MMCONF_BUS_NUMBER) { |
Angel Pons | a6b0922 | 2021-01-20 13:00:02 +0100 | [diff] [blame] | 13 | case 256: return 0 << 1; |
| 14 | case 128: return 1 << 1; |
| 15 | case 64: return 2 << 1; |
| 16 | default: return dead_code_t(uint32_t); |
| 17 | } |
| 18 | } |
| 19 | |
Arthur Heymans | e27c013 | 2019-11-12 23:34:13 +0100 | [diff] [blame] | 20 | void bootblock_early_northbridge_init(void) |
Kyösti Mälkki | 032c23d | 2013-07-01 11:21:53 +0300 | [diff] [blame] | 21 | { |
Kyösti Mälkki | 032c23d | 2013-07-01 11:21:53 +0300 | [diff] [blame] | 22 | /* |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 23 | * The "io" variant of the config access is explicitly used to setup the |
| 24 | * PCIEXBAR because CONFIG(ECAM_MMCONF_SUPPORT) is set to true. That way |
| 25 | * all subsequent non-explicit config accesses use MCFG. This code also |
| 26 | * assumes that bootblock_northbridge_init() is the first thing called |
| 27 | * in the non-asm boot block code. The final assumption is that no |
| 28 | * assembly code is using the CONFIG(ECAM_MMCONF_SUPPORT) option to do |
| 29 | * PCI config accesses. |
Kyösti Mälkki | 032c23d | 2013-07-01 11:21:53 +0300 | [diff] [blame] | 30 | * |
Elyes HAOUAS | 3dff32c | 2020-03-30 17:16:51 +0200 | [diff] [blame] | 31 | * The PCIEXBAR is assumed to live in the memory mapped IO space under 4GiB. |
Kyösti Mälkki | 032c23d | 2013-07-01 11:21:53 +0300 | [diff] [blame] | 32 | */ |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 33 | const uint32_t reg32 = CONFIG_ECAM_MMCONF_BASE_ADDRESS | encode_pciexbar_length() | 1; |
Elyes HAOUAS | 487c1a2 | 2021-01-31 08:23:00 +0100 | [diff] [blame] | 34 | pci_io_write_config32(HOST_BRIDGE, PCIEXBAR, reg32); |
Kyösti Mälkki | 032c23d | 2013-07-01 11:21:53 +0300 | [diff] [blame] | 35 | } |