blob: c7a87dbe5a3c909c2133bd35dd3987da51b8daea [file] [log] [blame]
zbao2c08f6a2012-07-02 15:32:58 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <console/console.h>
21#include <arch/io.h>
22#include <stdint.h>
23#include <device/device.h>
24#include <device/pci.h>
25#include <device/pci_ids.h>
26#include <device/hypertransport.h>
27#include <stdlib.h>
28#include <string.h>
29#include <bitops.h>
30#include <cpu/cpu.h>
31#include <cbmem.h>
32
33#include <cpu/x86/lapic.h>
34
35#include <Porting.h>
36#include <AGESA.h>
37#include <Options.h>
38#include <Topology.h>
39#include <cpu/amd/amdfam15.h>
40#include <cpuRegisters.h>
41#include "agesawrapper.h"
42#include "root_complex/chip.h"
43#include "northbridge.h"
44#include "chip.h"
45
46#define MAX_NODE_NUMS (MAX_NODES * MAX_DIES)
47
48#if (defined CONFIG_EXT_CONF_SUPPORT) && CONFIG_EXT_CONF_SUPPORT == 1
49#error CONFIG_EXT_CONF_SUPPORT == 1 not support anymore!
50#endif
51
52typedef struct dram_base_mask {
53 u32 base; //[47:27] at [28:8]
54 u32 mask; //[47:27] at [28:8] and enable at bit 0
55} dram_base_mask_t;
56
57static unsigned node_nums;
58static unsigned sblink;
59static device_t __f0_dev[MAX_NODE_NUMS];
60static device_t __f1_dev[MAX_NODE_NUMS];
61static device_t __f2_dev[MAX_NODE_NUMS];
62static device_t __f4_dev[MAX_NODE_NUMS];
63static unsigned fx_devs = 0;
64
65static dram_base_mask_t get_dram_base_mask(u32 nodeid)
66{
67 device_t dev;
68 dram_base_mask_t d;
69 dev = __f1_dev[0];
70 u32 temp;
71 temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16]
72 d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too
73 temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
74 d.mask |= temp<<21;
75 temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16]
76 d.mask |= (temp & 1); // enable bit
77 d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too
78 temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0]
79 d.base |= temp<<21;
80 return d;
81}
82
83static void set_io_addr_reg(device_t dev, u32 nodeid, u32 linkn, u32 reg,
84 u32 io_min, u32 io_max)
85{
86 u32 i;
87 u32 tempreg;
88 /* io range allocation */
89 tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn<<4) | ((io_max&0xf0)<<(12-4)); //limit
90 for (i=0; i<node_nums; i++)
91 pci_write_config32(__f1_dev[i], reg+4, tempreg);
92 tempreg = 3 /*| ( 3<<4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ?
93#if 0
94 // FIXME: can we use VGA reg instead?
95 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
96 printk(BIOS_SPEW, "%s, enabling legacy VGA IO forwarding for %s link %s\n",
97 __func__, dev_path(dev), link);
98 tempreg |= PCI_IO_BASE_VGA_EN;
99 }
100 if (dev->link[link].bridge_ctrl & PCI_BRIDGE_CTL_NO_ISA) {
101 tempreg |= PCI_IO_BASE_NO_ISA;
102 }
103#endif
104 for (i=0; i<node_nums; i++)
105 pci_write_config32(__f1_dev[i], reg, tempreg);
106}
107
108static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes)
109{
110 u32 i;
111 u32 tempreg;
112 /* io range allocation */
113 tempreg = (nodeid&0xf) | (linkn<<4) | (mmio_max&0xffffff00); //limit
114 for (i=0; i<nodes; i++)
115 pci_write_config32(__f1_dev[i], reg+4, tempreg);
116 tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00);
117 for (i=0; i<node_nums; i++)
118 pci_write_config32(__f1_dev[i], reg, tempreg);
119}
120
121static device_t get_node_pci(u32 nodeid, u32 fn)
122{
123#if MAX_NODE_NUMS == 64
124 if (nodeid < 32) {
125 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
126 } else {
127 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
128 }
129#else
130 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
131#endif
132}
133
134static void get_fx_devs(void)
135{
136 int i;
137 for (i = 0; i < MAX_NODE_NUMS; i++) {
138 __f0_dev[i] = get_node_pci(i, 0);
139 __f1_dev[i] = get_node_pci(i, 1);
140 __f2_dev[i] = get_node_pci(i, 2);
141 __f4_dev[i] = get_node_pci(i, 4);
142 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
143 fx_devs = i+1;
144 }
145 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
146 die("Cannot find 0:0x18.[0|1]\n");
147 }
148 printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs);
149}
150
151static u32 f1_read_config32(unsigned reg)
152{
153 if (fx_devs == 0)
154 get_fx_devs();
155 return pci_read_config32(__f1_dev[0], reg);
156}
157
158static void f1_write_config32(unsigned reg, u32 value)
159{
160 int i;
161 if (fx_devs == 0)
162 get_fx_devs();
163 for(i = 0; i < fx_devs; i++) {
164 device_t dev;
165 dev = __f1_dev[i];
166 if (dev && dev->enabled) {
167 pci_write_config32(dev, reg, value);
168 }
169 }
170}
171
172static u32 amdfam15_nodeid(device_t dev)
173{
174#if MAX_NODE_NUMS == 64
175 unsigned busn;
176 busn = dev->bus->secondary;
177 if (busn != CONFIG_CBB) {
178 return (dev->path.pci.devfn >> 3) - CONFIG_CDB + 32;
179 } else {
180 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
181 }
182
183#else
184 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
185#endif
186}
187
188static void set_vga_enable_reg(u32 nodeid, u32 linkn)
189{
190 u32 val;
191
192 val = 1 | (nodeid<<4) | (linkn<<12);
193 /* it will routing
194 * (1)mmio 0xa0000:0xbffff
195 * (2)io 0x3b0:0x3bb, 0x3c0:0x3df
196 */
197 f1_write_config32(0xf4, val);
198
199}
200
201/**
202 * @return
203 * @retval 2 resoure not exist, usable
204 * @retval 0 resource exist, not usable
205 * @retval 1 resource exist, resource has been allocated before
206 */
207static int reg_useable(unsigned reg, device_t goal_dev, unsigned goal_nodeid,
208 unsigned goal_link)
209{
210 struct resource *res;
211 unsigned nodeid, link = 0;
212 int result;
213 res = 0;
214 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
215 device_t dev;
216 dev = __f0_dev[nodeid];
217 if (!dev)
218 continue;
219 for (link = 0; !res && (link < 8); link++) {
220 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
221 }
222 }
223 result = 2;
224 if (res) {
225 result = 0;
226 if ((goal_link == (link - 1)) &&
227 (goal_nodeid == (nodeid - 1)) &&
228 (res->flags <= 1)) {
229 result = 1;
230 }
231 }
232 return result;
233}
234
235static struct resource *amdfam15_find_iopair(device_t dev, unsigned nodeid, unsigned link)
236{
237 struct resource *resource;
238 u32 free_reg, reg;
239 resource = 0;
240 free_reg = 0;
241 for (reg = 0xc0; reg <= 0xd8; reg += 0x8) {
242 int result;
243 result = reg_useable(reg, dev, nodeid, link);
244 if (result == 1) {
245 /* I have been allocated this one */
246 break;
247 }
248 else if (result > 1) {
249 /* I have a free register pair */
250 free_reg = reg;
251 }
252 }
253 if (reg > 0xd8) {
254 reg = free_reg; // if no free, the free_reg still be 0
255 }
256
257 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
258
259 return resource;
260}
261
262static struct resource *amdfam15_find_mempair(device_t dev, u32 nodeid, u32 link)
263{
264 struct resource *resource;
265 u32 free_reg, reg;
266 resource = 0;
267 free_reg = 0;
268 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
269 int result;
270 result = reg_useable(reg, dev, nodeid, link);
271 if (result == 1) {
272 /* I have been allocated this one */
273 break;
274 }
275 else if (result > 1) {
276 /* I have a free register pair */
277 free_reg = reg;
278 }
279 }
280 if (reg > 0xb8) {
281 reg = free_reg;
282 }
283
284 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
285 return resource;
286}
287
288static void amdfam15_link_read_bases(device_t dev, u32 nodeid, u32 link)
289{
290 struct resource *resource;
291
292 /* Initialize the io space constraints on the current bus */
293 resource = amdfam15_find_iopair(dev, nodeid, link);
294 if (resource) {
295 u32 align;
296 align = log2(HT_IO_HOST_ALIGN);
297 resource->base = 0;
298 resource->size = 0;
299 resource->align = align;
300 resource->gran = align;
301 resource->limit = 0xffffUL;
302 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
303 }
304
305 /* Initialize the prefetchable memory constraints on the current bus */
306 resource = amdfam15_find_mempair(dev, nodeid, link);
307 if (resource) {
308 resource->base = 0;
309 resource->size = 0;
310 resource->align = log2(HT_MEM_HOST_ALIGN);
311 resource->gran = log2(HT_MEM_HOST_ALIGN);
312 resource->limit = 0xffffffffffULL;
313 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
314 resource->flags |= IORESOURCE_BRIDGE;
315 }
316
317 /* Initialize the memory constraints on the current bus */
318 resource = amdfam15_find_mempair(dev, nodeid, link);
319 if (resource) {
320 resource->base = 0;
321 resource->size = 0;
322 resource->align = log2(HT_MEM_HOST_ALIGN);
323 resource->gran = log2(HT_MEM_HOST_ALIGN);
324 resource->limit = 0xffffffffffULL;
325 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
326 }
327
328}
329
330static void read_resources(device_t dev)
331{
332 u32 nodeid;
333 struct bus *link;
334
335 nodeid = amdfam15_nodeid(dev);
336 for (link = dev->link_list; link; link = link->next) {
337 if (link->children) {
338 amdfam15_link_read_bases(dev, nodeid, link->link_num);
339 }
340 }
341}
342
343static void set_resource(device_t dev, struct resource *resource, u32 nodeid)
344{
345 resource_t rbase, rend;
346 unsigned reg, link_num;
347 char buf[50];
348
349 /* Make certain the resource has actually been set */
350 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
351 return;
352 }
353
354 /* If I have already stored this resource don't worry about it */
355 if (resource->flags & IORESOURCE_STORED) {
356 return;
357 }
358
359 /* Only handle PCI memory and IO resources */
360 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
361 return;
362
363 /* Ensure I am actually looking at a resource of function 1 */
364 if ((resource->index & 0xffff) < 0x1000) {
365 return;
366 }
367 /* Get the base address */
368 rbase = resource->base;
369
370 /* Get the limit (rounded up) */
371 rend = resource_end(resource);
372
373 /* Get the register and link */
374 reg = resource->index & 0xfff; // 4k
375 link_num = IOINDEX_LINK(resource->index);
376
377 if (resource->flags & IORESOURCE_IO) {
378 set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8);
379 }
380 else if (resource->flags & IORESOURCE_MEM) {
381 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums) ;// [39:8]
382 }
383 resource->flags |= IORESOURCE_STORED;
384 sprintf(buf, " <node %x link %x>",
385 nodeid, link_num);
386 report_resource_stored(dev, resource, buf);
387}
388
389/**
390 * I tried to reuse the resource allocation code in set_resource()
391 * but it is too difficult to deal with the resource allocation magic.
392 */
393
394static void create_vga_resource(device_t dev, unsigned nodeid)
395{
396 struct bus *link;
397
398 /* find out which link the VGA card is connected,
399 * we only deal with the 'first' vga card */
400 for (link = dev->link_list; link; link = link->next) {
401 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
zbaod59d6242012-07-23 19:41:03 +0800402#if CONFIG_MULTIPLE_VGA_ADAPTERS
zbao2c08f6a2012-07-02 15:32:58 +0800403 extern device_t vga_pri; // the primary vga device, defined in device.c
404 printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary,
405 link->secondary,link->subordinate);
406 /* We need to make sure the vga_pri is under the link */
407 if((vga_pri->bus->secondary >= link->secondary ) &&
408 (vga_pri->bus->secondary <= link->subordinate )
409 )
410#endif
411 break;
412 }
413 }
414
415 /* no VGA card installed */
416 if (link == NULL)
417 return;
418
419 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink);
420 set_vga_enable_reg(nodeid, sblink);
421}
422
423static void set_resources(device_t dev)
424{
425 unsigned nodeid;
426 struct bus *bus;
427 struct resource *res;
428
429 /* Find the nodeid */
430 nodeid = amdfam15_nodeid(dev);
431
432 create_vga_resource(dev, nodeid); //TODO: do we need this?
433
434 /* Set each resource we have found */
435 for (res = dev->resource_list; res; res = res->next) {
436 set_resource(dev, res, nodeid);
437 }
438
439 for (bus = dev->link_list; bus; bus = bus->next) {
440 if (bus->children) {
441 assign_resources(bus);
442 }
443 }
444}
445
446static void northbridge_init(struct device *dev)
447{
448}
449
zbaod59d6242012-07-23 19:41:03 +0800450static unsigned scan_chains(device_t dev, unsigned max)
451{
452 unsigned nodeid;
453 struct bus *link;
454 device_t io_hub = NULL;
455 u32 next_unitid = 0x18;
456 nodeid = amdfam15_nodeid(dev);
457 if (nodeid == 0) {
458 for (link = dev->link_list; link; link = link->next) {
459 //if (link->link_num == sblink) { /* devicetree put IO Hub on link_lsit[sblink] */
460 if (link->link_num == 0) { /* devicetree put IO Hub on link_lsit[0] */
461 io_hub = link->children;
462 if (!io_hub || !io_hub->enabled) {
463 die("I can't find the IO Hub, or IO Hub not enabled, please check the device tree.\n");
464 }
465 /* Now that nothing is overlapping it is safe to scan the children. */
466 max = pci_scan_bus(link, 0x00, ((next_unitid - 1) << 3) | 7, 0);
467 }
468 }
469 }
470 return max;
471}
472
zbao2c08f6a2012-07-02 15:32:58 +0800473static struct device_operations northbridge_operations = {
474 .read_resources = read_resources,
475 .set_resources = set_resources,
476 .enable_resources = pci_dev_enable_resources,
477 .init = northbridge_init,
zbaod59d6242012-07-23 19:41:03 +0800478 .scan_bus = scan_chains,
zbao2c08f6a2012-07-02 15:32:58 +0800479 .enable = 0,
480 .ops_pci = 0,
481};
482
483static const struct pci_driver family15_northbridge __pci_driver = {
484 .ops = &northbridge_operations,
485 .vendor = PCI_VENDOR_ID_AMD,
486 .device = PCI_DEVICE_ID_AMD_15H_MODEL_001F_NB_HT,
487};
488
489static const struct pci_driver family10_northbridge __pci_driver = {
490 .ops = &northbridge_operations,
491 .vendor = PCI_VENDOR_ID_AMD,
492 .device = PCI_DEVICE_ID_AMD_10H_NB_HT,
493};
494
495struct chip_operations northbridge_amd_agesa_family15tn_ops = {
496 CHIP_NAME("AMD FAM15 Northbridge")
497 .enable_dev = 0,
498};
499
500static void domain_read_resources(device_t dev)
501{
502 unsigned reg;
503
504 /* Find the already assigned resource pairs */
505 get_fx_devs();
506 for (reg = 0x80; reg <= 0xd8; reg+= 0x08) {
507 u32 base, limit;
508 base = f1_read_config32(reg);
509 limit = f1_read_config32(reg + 0x04);
510 /* Is this register allocated? */
511 if ((base & 3) != 0) {
512 unsigned nodeid, reg_link;
513 device_t reg_dev;
514 if (reg<0xc0) { // mmio
515 nodeid = (limit & 0xf) + (base&0x30);
516 } else { // io
517 nodeid = (limit & 0xf) + ((base>>4)&0x30);
518 }
519 reg_link = (limit >> 4) & 7;
520 reg_dev = __f0_dev[nodeid];
521 if (reg_dev) {
522 /* Reserve the resource */
523 struct resource *res;
524 res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link));
525 if (res) {
526 res->flags = 1;
527 }
528 }
529 }
530 }
531 /* FIXME: do we need to check extend conf space?
532 I don't believe that much preset value */
533
zbaod59d6242012-07-23 19:41:03 +0800534#if !CONFIG_PCI_64BIT_PREF_MEM
zbao2c08f6a2012-07-02 15:32:58 +0800535 pci_domain_read_resources(dev);
536
537#else
538 struct bus *link;
539 struct resource *resource;
540 for (link=dev->link_list; link; link = link->next) {
541 /* Initialize the system wide io space constraints */
542 resource = new_resource(dev, 0|(link->link_num<<2));
543 resource->base = 0x400;
544 resource->limit = 0xffffUL;
545 resource->flags = IORESOURCE_IO;
546
547 /* Initialize the system wide prefetchable memory resources constraints */
548 resource = new_resource(dev, 1|(link->link_num<<2));
549 resource->limit = 0xfcffffffffULL;
550 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
551
552 /* Initialize the system wide memory resources constraints */
553 resource = new_resource(dev, 2|(link->link_num<<2));
554 resource->limit = 0xfcffffffffULL;
555 resource->flags = IORESOURCE_MEM;
556 }
557#endif
558}
559
560extern u8 acpi_slp_type;
561
562static void domain_enable_resources(device_t dev)
563{
564 u32 val;
565#if CONFIG_HAVE_ACPI_RESUME
566 if (acpi_slp_type == 3)
567 agesawrapper_fchs3laterestore();
568#endif
569
570 /* Must be called after PCI enumeration and resource allocation */
571 printk(BIOS_DEBUG, "\nFam15 - domain_enable_resources: AmdInitMid.\n");
572#if CONFIG_HAVE_ACPI_RESUME
573 if (acpi_slp_type != 3) {
574 printk(BIOS_DEBUG, "agesawrapper_amdinitmid ");
575 val = agesawrapper_amdinitmid ();
576 if (val)
577 printk(BIOS_DEBUG, "error level: %x \n", val);
578 else
579 printk(BIOS_DEBUG, "passed.\n");
580 }
581#else
582 printk(BIOS_DEBUG, "agesawrapper_amdinitmid ");
583 val = agesawrapper_amdinitmid ();
584 if (val)
585 printk(BIOS_DEBUG, "error level: %x \n", val);
586 else
587 printk(BIOS_DEBUG, "passed.\n");
588#endif
589
590 printk(BIOS_DEBUG, " ader - leaving domain_enable_resources.\n");
591}
592
593#if CONFIG_HW_MEM_HOLE_SIZEK != 0
594struct hw_mem_hole_info {
595 unsigned hole_startk;
596 int node_id;
597};
598static struct hw_mem_hole_info get_hw_mem_hole_info(void)
599{
600 struct hw_mem_hole_info mem_hole;
601 int i;
602 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
603 mem_hole.node_id = -1;
604 for (i = 0; i < node_nums; i++) {
605 dram_base_mask_t d;
606 u32 hole;
607 d = get_dram_base_mask(i);
608 if (!(d.mask & 1)) continue; // no memory on this node
609 hole = pci_read_config32(__f1_dev[i], 0xf0);
610 if (hole & 1) { // we find the hole
611 mem_hole.hole_startk = (hole & (0xff<<24)) >> 10;
612 mem_hole.node_id = i; // record the node No with hole
613 break; // only one hole
614 }
615 }
616 //We need to double check if there is speical set on base reg and limit reg are not continous instead of hole, it will find out it's hole_startk
617 if (mem_hole.node_id == -1) {
618 resource_t limitk_pri = 0;
619 for (i=0; i<node_nums; i++) {
620 dram_base_mask_t d;
621 resource_t base_k, limit_k;
622 d = get_dram_base_mask(i);
623 if (!(d.base & 1)) continue;
624 base_k = ((resource_t)(d.base & 0x1fffff00)) <<9;
625 if (base_k > 4 *1024 * 1024) break; // don't need to go to check
626 if (limitk_pri != base_k) { // we find the hole
627 mem_hole.hole_startk = (unsigned)limitk_pri; // must beblow 4G
628 mem_hole.node_id = i;
629 break; //only one hole
630 }
631 limit_k = ((resource_t)((d.mask + 0x00000100) & 0x1fffff00)) << 9;
632 limitk_pri = limit_k;
633 }
634 }
635 return mem_hole;
636}
637#endif
638
zbao6db7f342012-07-19 16:38:12 +0800639#define ONE_MB 0x100000
640
641void setup_uma_memory(void)
642{
643#if CONFIG_GFXUMA
644 msr_t msr, msr2;
645 uint32_t sys_mem;
646
647 /* TOP_MEM: the top of DRAM below 4G */
648 msr = rdmsr(TOP_MEM);
649 printk
650 (BIOS_INFO, "%s, TOP MEM: msr.lo = 0x%08x, msr.hi = 0x%08x\n",
651 __func__, msr.lo, msr.hi);
652
653 /* TOP_MEM2: the top of DRAM above 4G */
654 msr2 = rdmsr(TOP_MEM2);
655 printk (BIOS_INFO, "%s, TOP MEM2: msr2.lo = 0x%08x, msr2.hi = 0x%08x\n",
656 __func__, msr2.lo, msr2.hi);
657
658 /* refer to UMA Size Consideration in Family15h BKDG. */
659 /* Please reference MemNGetUmaSizeOR () */
660 /*
661 * Total system memory UMASize
662 * >= 2G 512M
663 * >=1G 256M
664 * <1G 64M
665 */
666 sys_mem = msr.lo + 16 * ONE_MB; // Ignore 16MB allocated for C6 when finding UMA size
667 if ((msr2.hi & 0x0000000F) || (sys_mem >= 2048 * ONE_MB)) {
668 uma_memory_size = 512 * ONE_MB;
669 } else if (sys_mem >= 1024 * ONE_MB) {
670 uma_memory_size = 256 * ONE_MB;
671 } else {
672 uma_memory_size = 64 * ONE_MB;
673 }
674 uma_memory_base = msr.lo - uma_memory_size; /* TOP_MEM1 */
675
676 printk(BIOS_INFO, "%s: uma size 0x%08llx, memory start 0x%08llx\n",
677 __func__, uma_memory_size, uma_memory_base);
678
679 /* TODO: TOP_MEM2 */
680#else
681 uma_memory_size = 256 * ONE_MB; /* 256M recommended UMA */
682 uma_memory_base = 768 * ONE_MB; /* 1GB system memory supported */
683#endif
684}
685
686
zbao2c08f6a2012-07-02 15:32:58 +0800687static void domain_set_resources(device_t dev)
688{
zbaod59d6242012-07-23 19:41:03 +0800689#if CONFIG_PCI_64BIT_PREF_MEM
zbao2c08f6a2012-07-02 15:32:58 +0800690 struct resource *io, *mem1, *mem2;
691 struct resource *res;
692#endif
693 unsigned long mmio_basek;
694 u32 pci_tolm;
695 int i, idx;
696 struct bus *link;
697#if CONFIG_HW_MEM_HOLE_SIZEK != 0
698 struct hw_mem_hole_info mem_hole;
699 u32 reset_memhole = 1;
700#endif
701
zbaod59d6242012-07-23 19:41:03 +0800702#if CONFIG_PCI_64BIT_PREF_MEM
zbao2c08f6a2012-07-02 15:32:58 +0800703
704 for (link = dev->link_list; link; link = link->next) {
705 /* Now reallocate the pci resources memory with the
706 * highest addresses I can manage.
707 */
708 mem1 = find_resource(dev, 1|(link->link_num<<2));
709 mem2 = find_resource(dev, 2|(link->link_num<<2));
710
711 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
712 mem1->base, mem1->limit, mem1->size, mem1->align);
713 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
714 mem2->base, mem2->limit, mem2->size, mem2->align);
715
716 /* See if both resources have roughly the same limits */
717 if (((mem1->limit <= 0xffffffff) && (mem2->limit <= 0xffffffff)) ||
718 ((mem1->limit > 0xffffffff) && (mem2->limit > 0xffffffff)))
719 {
720 /* If so place the one with the most stringent alignment first */
721 if (mem2->align > mem1->align) {
722 struct resource *tmp;
723 tmp = mem1;
724 mem1 = mem2;
725 mem2 = tmp;
726 }
727 /* Now place the memory as high up as it will go */
728 mem2->base = resource_max(mem2);
729 mem1->limit = mem2->base - 1;
730 mem1->base = resource_max(mem1);
731 }
732 else {
733 /* Place the resources as high up as they will go */
734 mem2->base = resource_max(mem2);
735 mem1->base = resource_max(mem1);
736 }
737
738 printk(BIOS_DEBUG, "base1: 0x%08Lx limit1: 0x%08Lx size: 0x%08Lx align: %d\n",
739 mem1->base, mem1->limit, mem1->size, mem1->align);
740 printk(BIOS_DEBUG, "base2: 0x%08Lx limit2: 0x%08Lx size: 0x%08Lx align: %d\n",
741 mem2->base, mem2->limit, mem2->size, mem2->align);
742 }
743
744 for (res = &dev->resource_list; res; res = res->next)
745 {
746 res->flags |= IORESOURCE_ASSIGNED;
747 res->flags |= IORESOURCE_STORED;
748 report_resource_stored(dev, res, "");
749 }
750#endif
751
752 pci_tolm = 0xffffffffUL;
753 for (link = dev->link_list; link; link = link->next) {
754 pci_tolm = find_pci_tolm(link);
755 }
756
757 // FIXME handle interleaved nodes. If you fix this here, please fix
758 // amdk8, too.
759 mmio_basek = pci_tolm >> 10;
760 /* Round mmio_basek to something the processor can support */
761 mmio_basek &= ~((1 << 6) -1);
762
763 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
764 // MMIO hole. If you fix this here, please fix amdk8, too.
765 /* Round the mmio hole to 64M */
766 mmio_basek &= ~((64*1024) - 1);
767
768#if CONFIG_HW_MEM_HOLE_SIZEK != 0
769 /* if the hw mem hole is already set in raminit stage, here we will compare
770 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
771 * use hole_basek as mmio_basek and we don't need to reset hole.
772 * otherwise We reset the hole to the mmio_basek
773 */
774
775 mem_hole = get_hw_mem_hole_info();
776
777 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
778 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
779 mmio_basek = mem_hole.hole_startk;
780 reset_memhole = 0;
781 }
782#endif
783
784 idx = 0x10;
785 for (i = 0; i < node_nums; i++) {
786 dram_base_mask_t d;
787 resource_t basek, limitk, sizek; // 4 1T
788
789 d = get_dram_base_mask(i);
790
791 if (!(d.mask & 1)) continue;
792 basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here
793 limitk = ((resource_t)((d.mask + 0x00000100) & 0x1fffff00)) << 9 ;
794
795 sizek = limitk - basek;
796
797 /* see if we need a hole from 0xa0000 to 0xbffff */
798 if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) {
799 ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek);
800 idx += 0x10;
801 basek = (8*64)+(16*16);
802 sizek = limitk - ((8*64)+(16*16));
803
804 }
805
806 //printk(BIOS_DEBUG, "node %d : mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", i, mmio_basek, basek, limitk);
807
808 /* split the region to accomodate pci memory space */
809 if ((basek < 4*1024*1024 ) && (limitk > mmio_basek)) {
810 if (basek <= mmio_basek) {
811 unsigned pre_sizek;
812 pre_sizek = mmio_basek - basek;
813 if (pre_sizek>0) {
814 ram_resource(dev, (idx | i), basek, pre_sizek);
815 idx += 0x10;
816 sizek -= pre_sizek;
zbaod59d6242012-07-23 19:41:03 +0800817#if CONFIG_WRITE_HIGH_TABLES
zbao2c08f6a2012-07-02 15:32:58 +0800818 if (high_tables_base==0) {
819 /* Leave some space for ACPI, PIRQ and MP tables */
zbaod59d6242012-07-23 19:41:03 +0800820#if CONFIG_GFXUMA
zbao2c08f6a2012-07-02 15:32:58 +0800821 high_tables_base = uma_memory_base - HIGH_MEMORY_SIZE;
822#else
823 high_tables_base = (mmio_basek * 1024) - HIGH_MEMORY_SIZE;
824#endif
825 high_tables_size = HIGH_MEMORY_SIZE;
826 printk(BIOS_DEBUG, " split: %dK table at =%08llx\n",
827 (u32)(high_tables_size / 1024), high_tables_base);
828 }
829#endif
830 }
831 basek = mmio_basek;
832 }
833 if ((basek + sizek) <= 4*1024*1024) {
834 sizek = 0;
835 }
836 else {
837 basek = 4*1024*1024;
838 sizek -= (4*1024*1024 - mmio_basek);
839 }
840 }
841
zbao2c08f6a2012-07-02 15:32:58 +0800842 ram_resource(dev, (idx | i), basek, sizek);
843 idx += 0x10;
zbaod59d6242012-07-23 19:41:03 +0800844#if CONFIG_WRITE_HIGH_TABLES
zbao2c08f6a2012-07-02 15:32:58 +0800845 printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
846 i, mmio_basek, basek, limitk);
847 if (high_tables_base==0) {
848 /* Leave some space for ACPI, PIRQ and MP tables */
zbaod59d6242012-07-23 19:41:03 +0800849#if CONFIG_GFXUMA
zbao2c08f6a2012-07-02 15:32:58 +0800850 high_tables_base = uma_memory_base - HIGH_MEMORY_SIZE;
851#else
852 high_tables_base = (limitk * 1024) - HIGH_MEMORY_SIZE;
853#endif
854 high_tables_size = HIGH_MEMORY_SIZE;
855 }
856#endif
857 }
858
Kyösti Mälkki63f8c082012-07-10 13:27:26 +0300859#if CONFIG_GFXUMA
860 uma_resource(dev, 7, uma_memory_base >> 10, uma_memory_size >> 10);
zbao2c08f6a2012-07-02 15:32:58 +0800861#endif
862
863 for(link = dev->link_list; link; link = link->next) {
864 if (link->children) {
865 assign_resources(link);
866 }
867 }
868}
869
870static struct device_operations pci_domain_ops = {
871 .read_resources = domain_read_resources,
872 .set_resources = domain_set_resources,
873 .enable_resources = domain_enable_resources,
874 .init = NULL,
875 .scan_bus = pci_domain_scan_bus,
876
877#if CONFIG_MMCONF_SUPPORT_DEFAULT
878 .ops_pci_bus = &pci_ops_mmconf,
879#else
880 .ops_pci_bus = &pci_cf8_conf1,
881#endif
882};
883
884static void sysconf_init(device_t dev) // first node
885{
886 sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1
887 node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0]
888}
889
890static void add_more_links(device_t dev, unsigned total_links)
891{
892 struct bus *link, *last = NULL;
893 int link_num;
894
895 for (link = dev->link_list; link; link = link->next)
896 last = link;
897
898 if (last) {
899 int links = total_links - last->link_num;
900 link_num = last->link_num;
901 if (links > 0) {
902 link = malloc(links*sizeof(*link));
903 if (!link)
904 die("Couldn't allocate more links!\n");
905 memset(link, 0, links*sizeof(*link));
906 last->next = link;
907 }
908 }
909 else {
910 link_num = -1;
911 link = malloc(total_links*sizeof(*link));
912 memset(link, 0, total_links*sizeof(*link));
913 dev->link_list = link;
914 }
915
916 for (link_num = link_num + 1; link_num < total_links; link_num++) {
917 link->link_num = link_num;
918 link->dev = dev;
919 link->next = link + 1;
920 last = link;
921 link = link->next;
922 }
923 last->next = NULL;
924}
925
zbao2c08f6a2012-07-02 15:32:58 +0800926static u32 cpu_bus_scan(device_t dev, u32 max)
927{
928 struct bus *cpu_bus;
929 device_t dev_mc;
930#if CONFIG_CBB
931 device_t pci_domain;
932#endif
933 int i,j;
934 int coreid_bits;
935 int core_max = 0;
936 unsigned ApicIdCoreIdSize;
937 unsigned core_nums;
938 int siblings = 0;
939 unsigned int family;
940
941#if CONFIG_CBB
942 dev_mc = dev_find_slot(0, PCI_DEVFN(CONFIG_CDB, 0)); //0x00
943 if (dev_mc && dev_mc->bus) {
944 printk(BIOS_DEBUG, "%s found", dev_path(dev_mc));
945 pci_domain = dev_mc->bus->dev;
946 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_PCI_DOMAIN)) {
947 printk(BIOS_DEBUG, "\n%s move to ",dev_path(dev_mc));
948 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
949 printk(BIOS_DEBUG, "%s",dev_path(dev_mc));
950 } else {
951 printk(BIOS_DEBUG, " but it is not under pci_domain directly ");
952 }
953 printk(BIOS_DEBUG, "\n");
954 }
955 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
956 if (!dev_mc) {
957 dev_mc = dev_find_slot(0, PCI_DEVFN(0x18, 0));
958 if (dev_mc && dev_mc->bus) {
959 printk(BIOS_DEBUG, "%s found\n", dev_path(dev_mc));
960 pci_domain = dev_mc->bus->dev;
961 if (pci_domain && (pci_domain->path.type == DEVICE_PATH_PCI_DOMAIN)) {
962 if ((pci_domain->link_list) && (pci_domain->link_list->children == dev_mc)) {
963 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
964 dev_mc->bus->secondary = CONFIG_CBB; // move to 0xff
965 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
966 while (dev_mc) {
967 printk(BIOS_DEBUG, "%s move to ",dev_path(dev_mc));
968 dev_mc->path.pci.devfn -= PCI_DEVFN(0x18,0);
969 printk(BIOS_DEBUG, "%s\n",dev_path(dev_mc));
970 dev_mc = dev_mc->sibling;
971 }
972 }
973 }
974 }
975 }
976#endif
977 dev_mc = dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB, 0));
978 if (!dev_mc) {
979 printk(BIOS_ERR, "%02x:%02x.0 not found", CONFIG_CBB, CONFIG_CDB);
980 die("");
981 }
982 sysconf_init(dev_mc);
983#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
984 if (node_nums>32) { // need to put node 32 to node 63 to bus 0xfe
985 if (pci_domain->link_list && !pci_domain->link_list->next) {
986 struct bus *new_link = new_link(pci_domain);
987 pci_domain->link_list->next = new_link;
988 new_link->link_num = 1;
989 new_link->dev = pci_domain;
990 new_link->children = 0;
991 printk(BIOS_DEBUG, "%s links now 2\n", dev_path(pci_domain));
992 }
993 pci_domain->link_list->next->secondary = CONFIG_CBB - 1;
994 }
995#endif
996
997 /* Get Max Number of cores(MNC) */
998 coreid_bits = (cpuid_ecx(AMD_CPUID_ASIZE_PCCOUNT) & 0x0000F000) >> 12;
999 core_max = 1 << (coreid_bits & 0x000F); //mnc
1000
1001 ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF);
1002 if (ApicIdCoreIdSize) {
1003 core_nums = (1 << ApicIdCoreIdSize) - 1;
1004 } else {
1005 core_nums = 3; //quad core
1006 }
1007
1008 /* Find which cpus are present */
1009 cpu_bus = dev->link_list;
1010 for (i = 0; i < node_nums; i++) {
1011 device_t cdb_dev, cpu;
1012 struct device_path cpu_path;
1013 unsigned busn, devn;
1014 struct bus *pbus;
1015
1016 busn = CONFIG_CBB;
1017 devn = CONFIG_CDB + i;
1018 pbus = dev_mc->bus;
1019#if CONFIG_CBB && (MAX_NODE_NUMS > 32)
1020 if (i >= 32) {
1021 busn--;
1022 devn -= 32;
1023 pbus = pci_domain->link_list->next;
1024 }
1025#endif
1026
1027 /* Find the cpu's pci device */
1028 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
1029 if (!cdb_dev) {
1030 /* If I am probing things in a weird order
1031 * ensure all of the cpu's pci devices are found.
1032 */
1033 int fn;
1034 for(fn = 0; fn <= 5; fn++) { //FBDIMM?
1035 cdb_dev = pci_probe_dev(NULL, pbus,
1036 PCI_DEVFN(devn, fn));
1037 }
1038 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 0));
1039 } else {
1040 /* Ok, We need to set the links for that device.
1041 * otherwise the device under it will not be scanned
1042 */
1043 int linknum;
zbaod59d6242012-07-23 19:41:03 +08001044#if CONFIG_HT3_SUPPORT
zbao2c08f6a2012-07-02 15:32:58 +08001045 linknum = 8;
1046#else
1047 linknum = 4;
1048#endif
1049 add_more_links(cdb_dev, linknum);
1050 }
1051
1052 family = cpuid_eax(1);
1053 family = (family >> 20) & 0xFF;
1054 if (family == 1) { //f10
1055 u32 dword;
1056 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 3));
1057 dword = pci_read_config32(cdb_dev, 0xe8);
1058 siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12);
1059 } else if (family == 6) {//f15
1060 cdb_dev = dev_find_slot(busn, PCI_DEVFN(devn, 5));
1061 if (cdb_dev && cdb_dev->enabled) {
1062 siblings = pci_read_config32(cdb_dev, 0x84);
1063 siblings &= 0xFF;
1064 }
1065 } else {
1066 siblings = 0; //default one core
1067 }
1068 printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n",
1069 dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings);
1070
1071 for (j = 0; j <= siblings; j++ ) {
1072 extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration;
1073 u32 modules = TopologyConfiguration.PlatformNumberOfModules;
1074 u32 lapicid_start = 0;
1075
1076 /* Build the cpu device path */
1077 cpu_path.type = DEVICE_PATH_APIC;
1078 /*
1079 * APIC ID calucation is tightly coupled with AGESA v5 code.
1080 * This calculation MUST match the assignment calculation done
1081 * in LocalApicInitializationAtEarly() function.
1082 * And reference GetLocalApicIdForCore()
1083 *
1084 * Apply apic enumeration rules
1085 * For systems with >= 16 APICs, put the IO-APICs at 0..n and
1086 * put the local-APICs at m..z
1087 *
1088 * This is needed because many IO-APIC devices only have 4 bits
1089 * for their APIC id and therefore must reside at 0..15
1090 */
1091#ifndef CFG_PLAT_NUM_IO_APICS /* defined in mainboard buildOpts.c */
1092#define CFG_PLAT_NUM_IO_APICS 3
1093#endif
1094 if ((node_nums * core_max) + CFG_PLAT_NUM_IO_APICS >= 0x10) {
1095 lapicid_start = (CFG_PLAT_NUM_IO_APICS - 1) / core_max;
1096 lapicid_start = (lapicid_start + 1) * core_max;
1097 printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start);
1098 }
1099 cpu_path.apic.apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j);
1100 printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n",
1101 i, j, cpu_path.apic.apic_id);
1102
1103 /* See if I can find the cpu */
1104 cpu = find_dev_path(cpu_bus, &cpu_path);
1105 /* Enable the cpu if I have the processor */
1106 if (cdb_dev && cdb_dev->enabled) {
1107 if (!cpu) {
1108 cpu = alloc_dev(cpu_bus, &cpu_path);
1109 }
1110 if (cpu) {
1111 cpu->enabled = 1;
1112 }
1113 }
1114 /* Disable the cpu if I don't have the processor */
1115 if (cpu && (!cdb_dev || !cdb_dev->enabled)) {
1116 cpu->enabled = 0;
1117 }
1118 /* Report what I have done */
1119 if (cpu) {
1120 cpu->path.apic.node_id = i;
1121 cpu->path.apic.core_id = j;
zbao2c08f6a2012-07-02 15:32:58 +08001122 printk(BIOS_DEBUG, "CPU: %s %s\n",
1123 dev_path(cpu), cpu->enabled?"enabled":"disabled");
1124 }
1125 } //j
1126 }
1127 return max;
1128}
1129
1130static void cpu_bus_init(device_t dev)
1131{
1132 initialize_cpus(dev->link_list);
1133}
1134
1135static void cpu_bus_noop(device_t dev)
1136{
1137}
1138
1139static void cpu_bus_read_resources(device_t dev)
1140{
1141#if CONFIG_MMCONF_SUPPORT
1142 struct resource *resource = new_resource(dev, 0xc0010058);
1143 resource->base = CONFIG_MMCONF_BASE_ADDRESS;
1144 resource->size = CONFIG_MMCONF_BUS_NUMBER * 4096*256;
1145 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
1146 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
1147#endif
1148}
1149
1150static void cpu_bus_set_resources(device_t dev)
1151{
1152 struct resource *resource = find_resource(dev, 0xc0010058);
1153 if (resource) {
1154 report_resource_stored(dev, resource, " <mmconfig>");
1155 }
1156 pci_dev_set_resources(dev);
1157}
1158
1159static struct device_operations cpu_bus_ops = {
1160 .read_resources = cpu_bus_read_resources,
1161 .set_resources = cpu_bus_set_resources,
1162 .enable_resources = cpu_bus_noop,
1163 .init = cpu_bus_init,
1164 .scan_bus = cpu_bus_scan,
1165};
1166
1167static void root_complex_enable_dev(struct device *dev)
1168{
1169 /* Set the operations if it is a special bus type */
1170 if (dev->path.type == DEVICE_PATH_PCI_DOMAIN) {
1171 dev->ops = &pci_domain_ops;
1172 } else if (dev->path.type == DEVICE_PATH_APIC_CLUSTER) {
1173 dev->ops = &cpu_bus_ops;
1174 }
1175}
1176
1177struct chip_operations northbridge_amd_agesa_family15tn_root_complex_ops = {
1178 CHIP_NAME("AMD FAM15 Root Complex")
1179 .enable_dev = root_complex_enable_dev,
1180};