Angel Pons | 4b42983 | 2020-04-02 23:48:50 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
| 2 | /* This file is part of the coreboot project. */ |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 3 | |
| 4 | #include <console/console.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 5 | #include <device/pci_ops.h> |
Furquan Shaikh | 76cedd2 | 2020-05-02 10:24:23 -0700 | [diff] [blame^] | 6 | #include <acpi/acpi.h> |
| 7 | #include <acpi/acpigen.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 8 | #include <stdint.h> |
| 9 | #include <device/device.h> |
| 10 | #include <device/pci.h> |
| 11 | #include <device/pci_ids.h> |
| 12 | #include <device/hypertransport.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 13 | #include <string.h> |
Ronald G. Minnich | 5079a0d | 2012-11-27 11:32:38 -0800 | [diff] [blame] | 14 | #include <lib.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 15 | #include <cpu/cpu.h> |
Martin Roth | 73e86a8 | 2013-01-17 16:28:30 -0700 | [diff] [blame] | 16 | #include <AGESA.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 17 | #include <cpu/x86/lapic.h> |
Elyes HAOUAS | 400ce55 | 2018-10-12 10:54:30 +0200 | [diff] [blame] | 18 | #include <cpu/amd/msr.h> |
Kyösti Mälkki | dbc4739 | 2012-08-05 12:11:40 +0300 | [diff] [blame] | 19 | #include <cpu/amd/mtrr.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 20 | #include <Porting.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 21 | #include <Options.h> |
| 22 | #include <Topology.h> |
Kyösti Mälkki | 3d3152e | 2019-01-10 09:05:30 +0200 | [diff] [blame] | 23 | #include <northbridge/amd/agesa/nb_common.h> |
Kyösti Mälkki | 28c4d2f | 2016-11-25 11:21:02 +0200 | [diff] [blame] | 24 | #include <northbridge/amd/agesa/state_machine.h> |
Kyösti Mälkki | d610c58 | 2017-03-05 06:28:18 +0200 | [diff] [blame] | 25 | #include <northbridge/amd/agesa/agesa_helper.h> |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 26 | |
Kyösti Mälkki | 113f670 | 2018-05-20 20:12:32 +0300 | [diff] [blame] | 27 | #define MAX_NODE_NUMS MAX_NODES |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 28 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 29 | typedef struct dram_base_mask { |
| 30 | u32 base; //[47:27] at [28:8] |
| 31 | u32 mask; //[47:27] at [28:8] and enable at bit 0 |
| 32 | } dram_base_mask_t; |
| 33 | |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 34 | static unsigned int node_nums; |
| 35 | static unsigned int sblink; |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 36 | static struct device *__f0_dev[MAX_NODE_NUMS]; |
| 37 | static struct device *__f1_dev[MAX_NODE_NUMS]; |
| 38 | static struct device *__f2_dev[MAX_NODE_NUMS]; |
| 39 | static struct device *__f4_dev[MAX_NODE_NUMS]; |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 40 | static unsigned int fx_devs = 0; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 41 | |
| 42 | static dram_base_mask_t get_dram_base_mask(u32 nodeid) |
| 43 | { |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 44 | struct device *dev; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 45 | dram_base_mask_t d; |
| 46 | dev = __f1_dev[0]; |
| 47 | u32 temp; |
| 48 | temp = pci_read_config32(dev, 0x44 + (nodeid << 3)); //[39:24] at [31:16] |
| 49 | d.mask = ((temp & 0xfff80000)>>(8+3)); // mask out DramMask [26:24] too |
| 50 | temp = pci_read_config32(dev, 0x144 + (nodeid <<3)) & 0xff; //[47:40] at [7:0] |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 51 | d.mask |= temp << 21; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 52 | temp = pci_read_config32(dev, 0x40 + (nodeid << 3)); //[39:24] at [31:16] |
| 53 | d.mask |= (temp & 1); // enable bit |
| 54 | d.base = ((temp & 0xfff80000)>>(8+3)); // mask out DramBase [26:24) too |
| 55 | temp = pci_read_config32(dev, 0x140 + (nodeid <<3)) & 0xff; //[47:40] at [7:0] |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 56 | d.base |= temp << 21; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 57 | return d; |
| 58 | } |
| 59 | |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 60 | static void set_io_addr_reg(struct device *dev, u32 nodeid, u32 linkn, u32 reg, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 61 | u32 io_min, u32 io_max) |
| 62 | { |
| 63 | u32 i; |
| 64 | u32 tempreg; |
| 65 | /* io range allocation */ |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 66 | tempreg = (nodeid&0xf) | ((nodeid & 0x30)<<(8-4)) | (linkn << 4) | ((io_max&0xf0)<<(12-4)); //limit |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 67 | for (i = 0; i < node_nums; i++) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 68 | pci_write_config32(__f1_dev[i], reg+4, tempreg); |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 69 | tempreg = 3 /*| (3 << 4)*/ | ((io_min&0xf0)<<(12-4)); //base :ISA and VGA ? |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 70 | for (i = 0; i < node_nums; i++) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 71 | pci_write_config32(__f1_dev[i], reg, tempreg); |
| 72 | } |
| 73 | |
| 74 | static void set_mmio_addr_reg(u32 nodeid, u32 linkn, u32 reg, u32 index, u32 mmio_min, u32 mmio_max, u32 nodes) |
| 75 | { |
| 76 | u32 i; |
| 77 | u32 tempreg; |
| 78 | /* io range allocation */ |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 79 | tempreg = (nodeid&0xf) | (linkn << 4) | (mmio_max&0xffffff00); //limit |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 80 | for (i = 0; i < nodes; i++) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 81 | pci_write_config32(__f1_dev[i], reg+4, tempreg); |
| 82 | tempreg = 3 | (nodeid & 0x30) | (mmio_min&0xffffff00); |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 83 | for (i = 0; i < node_nums; i++) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 84 | pci_write_config32(__f1_dev[i], reg, tempreg); |
| 85 | } |
| 86 | |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 87 | static struct device *get_node_pci(u32 nodeid, u32 fn) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 88 | { |
Kyösti Mälkki | 3d3152e | 2019-01-10 09:05:30 +0200 | [diff] [blame] | 89 | return pcidev_on_root(DEV_CDB + nodeid, fn); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | static void get_fx_devs(void) |
| 93 | { |
| 94 | int i; |
| 95 | for (i = 0; i < MAX_NODE_NUMS; i++) { |
| 96 | __f0_dev[i] = get_node_pci(i, 0); |
| 97 | __f1_dev[i] = get_node_pci(i, 1); |
| 98 | __f2_dev[i] = get_node_pci(i, 2); |
| 99 | __f4_dev[i] = get_node_pci(i, 4); |
| 100 | if (__f0_dev[i] != NULL && __f1_dev[i] != NULL) |
| 101 | fx_devs = i+1; |
| 102 | } |
| 103 | if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) { |
| 104 | die("Cannot find 0:0x18.[0|1]\n"); |
| 105 | } |
| 106 | printk(BIOS_DEBUG, "fx_devs=0x%x\n", fx_devs); |
| 107 | } |
| 108 | |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 109 | static u32 f1_read_config32(unsigned int reg) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 110 | { |
| 111 | if (fx_devs == 0) |
| 112 | get_fx_devs(); |
| 113 | return pci_read_config32(__f1_dev[0], reg); |
| 114 | } |
| 115 | |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 116 | static void f1_write_config32(unsigned int reg, u32 value) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 117 | { |
| 118 | int i; |
| 119 | if (fx_devs == 0) |
| 120 | get_fx_devs(); |
Elyes HAOUAS | 5a7e72f | 2016-08-23 21:36:02 +0200 | [diff] [blame] | 121 | for (i = 0; i < fx_devs; i++) { |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 122 | struct device *dev; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 123 | dev = __f1_dev[i]; |
| 124 | if (dev && dev->enabled) { |
| 125 | pci_write_config32(dev, reg, value); |
| 126 | } |
| 127 | } |
| 128 | } |
| 129 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 130 | static u32 amdfam15_nodeid(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 131 | { |
Kyösti Mälkki | 3d3152e | 2019-01-10 09:05:30 +0200 | [diff] [blame] | 132 | return (dev->path.pci.devfn >> 3) - DEV_CDB; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 133 | } |
| 134 | |
| 135 | static void set_vga_enable_reg(u32 nodeid, u32 linkn) |
| 136 | { |
| 137 | u32 val; |
| 138 | |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 139 | val = 1 | (nodeid << 4) | (linkn << 12); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 140 | /* it will routing |
| 141 | * (1)mmio 0xa0000:0xbffff |
| 142 | * (2)io 0x3b0:0x3bb, 0x3c0:0x3df |
| 143 | */ |
| 144 | f1_write_config32(0xf4, val); |
| 145 | |
| 146 | } |
| 147 | |
| 148 | /** |
| 149 | * @return |
Elyes HAOUAS | 99b075a | 2019-12-30 14:29:31 +0100 | [diff] [blame] | 150 | * @retval 2 resource does not exist, usable |
Edward O'Callaghan | ae5fd34 | 2014-11-20 19:58:09 +1100 | [diff] [blame] | 151 | * @retval 0 resource exists, not usable |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 152 | * @retval 1 resource exist, resource has been allocated before |
| 153 | */ |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 154 | static int reg_useable(unsigned int reg, struct device *goal_dev, |
| 155 | unsigned int goal_nodeid, unsigned int goal_link) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 156 | { |
| 157 | struct resource *res; |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 158 | unsigned int nodeid, link = 0; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 159 | int result; |
| 160 | res = 0; |
| 161 | for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) { |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 162 | struct device *dev; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 163 | dev = __f0_dev[nodeid]; |
| 164 | if (!dev) |
| 165 | continue; |
| 166 | for (link = 0; !res && (link < 8); link++) { |
| 167 | res = probe_resource(dev, IOINDEX(0x1000 + reg, link)); |
| 168 | } |
| 169 | } |
| 170 | result = 2; |
| 171 | if (res) { |
| 172 | result = 0; |
| 173 | if ((goal_link == (link - 1)) && |
| 174 | (goal_nodeid == (nodeid - 1)) && |
| 175 | (res->flags <= 1)) { |
| 176 | result = 1; |
| 177 | } |
| 178 | } |
| 179 | return result; |
| 180 | } |
| 181 | |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 182 | static struct resource *amdfam15_find_iopair(struct device *dev, |
| 183 | unsigned int nodeid, unsigned int link) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 184 | { |
| 185 | struct resource *resource; |
| 186 | u32 free_reg, reg; |
| 187 | resource = 0; |
| 188 | free_reg = 0; |
| 189 | for (reg = 0xc0; reg <= 0xd8; reg += 0x8) { |
| 190 | int result; |
| 191 | result = reg_useable(reg, dev, nodeid, link); |
| 192 | if (result == 1) { |
| 193 | /* I have been allocated this one */ |
| 194 | break; |
| 195 | } |
| 196 | else if (result > 1) { |
| 197 | /* I have a free register pair */ |
| 198 | free_reg = reg; |
| 199 | } |
| 200 | } |
| 201 | if (reg > 0xd8) { |
| 202 | reg = free_reg; // if no free, the free_reg still be 0 |
| 203 | } |
| 204 | |
| 205 | resource = new_resource(dev, IOINDEX(0x1000 + reg, link)); |
| 206 | |
| 207 | return resource; |
| 208 | } |
| 209 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 210 | static struct resource *amdfam15_find_mempair(struct device *dev, u32 nodeid, u32 link) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 211 | { |
| 212 | struct resource *resource; |
| 213 | u32 free_reg, reg; |
| 214 | resource = 0; |
| 215 | free_reg = 0; |
| 216 | for (reg = 0x80; reg <= 0xb8; reg += 0x8) { |
| 217 | int result; |
| 218 | result = reg_useable(reg, dev, nodeid, link); |
| 219 | if (result == 1) { |
| 220 | /* I have been allocated this one */ |
| 221 | break; |
| 222 | } |
| 223 | else if (result > 1) { |
| 224 | /* I have a free register pair */ |
| 225 | free_reg = reg; |
| 226 | } |
| 227 | } |
| 228 | if (reg > 0xb8) { |
| 229 | reg = free_reg; |
| 230 | } |
| 231 | |
| 232 | resource = new_resource(dev, IOINDEX(0x1000 + reg, link)); |
| 233 | return resource; |
| 234 | } |
| 235 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 236 | static void amdfam15_link_read_bases(struct device *dev, u32 nodeid, u32 link) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 237 | { |
| 238 | struct resource *resource; |
| 239 | |
| 240 | /* Initialize the io space constraints on the current bus */ |
| 241 | resource = amdfam15_find_iopair(dev, nodeid, link); |
| 242 | if (resource) { |
| 243 | u32 align; |
| 244 | align = log2(HT_IO_HOST_ALIGN); |
| 245 | resource->base = 0; |
| 246 | resource->size = 0; |
| 247 | resource->align = align; |
| 248 | resource->gran = align; |
| 249 | resource->limit = 0xffffUL; |
| 250 | resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE; |
| 251 | } |
| 252 | |
| 253 | /* Initialize the prefetchable memory constraints on the current bus */ |
| 254 | resource = amdfam15_find_mempair(dev, nodeid, link); |
| 255 | if (resource) { |
| 256 | resource->base = 0; |
| 257 | resource->size = 0; |
| 258 | resource->align = log2(HT_MEM_HOST_ALIGN); |
| 259 | resource->gran = log2(HT_MEM_HOST_ALIGN); |
| 260 | resource->limit = 0xffffffffffULL; |
| 261 | resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH; |
| 262 | resource->flags |= IORESOURCE_BRIDGE; |
| 263 | } |
| 264 | |
| 265 | /* Initialize the memory constraints on the current bus */ |
| 266 | resource = amdfam15_find_mempair(dev, nodeid, link); |
| 267 | if (resource) { |
| 268 | resource->base = 0; |
| 269 | resource->size = 0; |
| 270 | resource->align = log2(HT_MEM_HOST_ALIGN); |
| 271 | resource->gran = log2(HT_MEM_HOST_ALIGN); |
| 272 | resource->limit = 0xffffffffffULL; |
| 273 | resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE; |
| 274 | } |
| 275 | |
| 276 | } |
| 277 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 278 | static void nb_read_resources(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 279 | { |
| 280 | u32 nodeid; |
| 281 | struct bus *link; |
| 282 | |
| 283 | nodeid = amdfam15_nodeid(dev); |
| 284 | for (link = dev->link_list; link; link = link->next) { |
| 285 | if (link->children) { |
| 286 | amdfam15_link_read_bases(dev, nodeid, link->link_num); |
| 287 | } |
| 288 | } |
Steven Sherk | 1cbabb0 | 2013-02-01 09:22:35 -0700 | [diff] [blame] | 289 | |
| 290 | /* |
Stefan Reinauer | 4aff445 | 2013-02-12 14:17:15 -0800 | [diff] [blame] | 291 | * This MMCONF resource must be reserved in the PCI domain. |
Steven Sherk | 1cbabb0 | 2013-02-01 09:22:35 -0700 | [diff] [blame] | 292 | * It is not honored by the coreboot resource allocator if it is in |
Stefan Reinauer | 0aa37c4 | 2013-02-12 15:20:54 -0800 | [diff] [blame] | 293 | * the CPU_CLUSTER. |
Steven Sherk | 1cbabb0 | 2013-02-01 09:22:35 -0700 | [diff] [blame] | 294 | */ |
Elyes HAOUAS | 400ce55 | 2018-10-12 10:54:30 +0200 | [diff] [blame] | 295 | mmconf_resource(dev, MMIO_CONF_BASE); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 296 | } |
| 297 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 298 | static void set_resource(struct device *dev, struct resource *resource, u32 nodeid) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 299 | { |
| 300 | resource_t rbase, rend; |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 301 | unsigned int reg, link_num; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 302 | char buf[50]; |
| 303 | |
| 304 | /* Make certain the resource has actually been set */ |
| 305 | if (!(resource->flags & IORESOURCE_ASSIGNED)) { |
| 306 | return; |
| 307 | } |
| 308 | |
| 309 | /* If I have already stored this resource don't worry about it */ |
| 310 | if (resource->flags & IORESOURCE_STORED) { |
| 311 | return; |
| 312 | } |
| 313 | |
| 314 | /* Only handle PCI memory and IO resources */ |
| 315 | if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO))) |
| 316 | return; |
| 317 | |
| 318 | /* Ensure I am actually looking at a resource of function 1 */ |
| 319 | if ((resource->index & 0xffff) < 0x1000) { |
| 320 | return; |
| 321 | } |
| 322 | /* Get the base address */ |
| 323 | rbase = resource->base; |
| 324 | |
| 325 | /* Get the limit (rounded up) */ |
| 326 | rend = resource_end(resource); |
| 327 | |
| 328 | /* Get the register and link */ |
| 329 | reg = resource->index & 0xfff; // 4k |
| 330 | link_num = IOINDEX_LINK(resource->index); |
| 331 | |
| 332 | if (resource->flags & IORESOURCE_IO) { |
| 333 | set_io_addr_reg(dev, nodeid, link_num, reg, rbase>>8, rend>>8); |
| 334 | } |
| 335 | else if (resource->flags & IORESOURCE_MEM) { |
Edward O'Callaghan | ae5fd34 | 2014-11-20 19:58:09 +1100 | [diff] [blame] | 336 | set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >>24), rbase>>8, rend>>8, node_nums);// [39:8] |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 337 | } |
| 338 | resource->flags |= IORESOURCE_STORED; |
Elyes HAOUAS | 0d4b11a | 2016-10-03 21:57:21 +0200 | [diff] [blame] | 339 | snprintf(buf, sizeof(buf), " <node %x link %x>", |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 340 | nodeid, link_num); |
| 341 | report_resource_stored(dev, resource, buf); |
| 342 | } |
| 343 | |
| 344 | /** |
| 345 | * I tried to reuse the resource allocation code in set_resource() |
| 346 | * but it is too difficult to deal with the resource allocation magic. |
| 347 | */ |
| 348 | |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 349 | static void create_vga_resource(struct device *dev, unsigned int nodeid) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 350 | { |
| 351 | struct bus *link; |
| 352 | |
| 353 | /* find out which link the VGA card is connected, |
| 354 | * we only deal with the 'first' vga card */ |
| 355 | for (link = dev->link_list; link; link = link->next) { |
| 356 | if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) { |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 357 | #if CONFIG(MULTIPLE_VGA_ADAPTERS) |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 358 | extern struct device *vga_pri; // the primary vga device, defined in device.c |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 359 | printk(BIOS_DEBUG, "VGA: vga_pri bus num = %d bus range [%d,%d]\n", vga_pri->bus->secondary, |
| 360 | link->secondary,link->subordinate); |
| 361 | /* We need to make sure the vga_pri is under the link */ |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 362 | if ((vga_pri->bus->secondary >= link->secondary) && |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 363 | (vga_pri->bus->secondary <= link->subordinate)) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 364 | #endif |
| 365 | break; |
| 366 | } |
| 367 | } |
| 368 | |
| 369 | /* no VGA card installed */ |
| 370 | if (link == NULL) |
| 371 | return; |
| 372 | |
| 373 | printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n", dev_path(dev), nodeid, sblink); |
| 374 | set_vga_enable_reg(nodeid, sblink); |
| 375 | } |
| 376 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 377 | static void nb_set_resources(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 378 | { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 379 | unsigned int nodeid; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 380 | struct bus *bus; |
| 381 | struct resource *res; |
| 382 | |
| 383 | /* Find the nodeid */ |
| 384 | nodeid = amdfam15_nodeid(dev); |
| 385 | |
| 386 | create_vga_resource(dev, nodeid); //TODO: do we need this? |
| 387 | |
| 388 | /* Set each resource we have found */ |
| 389 | for (res = dev->resource_list; res; res = res->next) { |
| 390 | set_resource(dev, res, nodeid); |
| 391 | } |
| 392 | |
| 393 | for (bus = dev->link_list; bus; bus = bus->next) { |
| 394 | if (bus->children) { |
| 395 | assign_resources(bus); |
| 396 | } |
| 397 | } |
| 398 | } |
| 399 | |
Vladimir Serbinenko | 807127f | 2014-11-09 13:36:18 +0100 | [diff] [blame] | 400 | static unsigned long acpi_fill_hest(acpi_hest_t *hest) |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 401 | { |
| 402 | void *addr, *current; |
| 403 | |
| 404 | /* Skip the HEST header. */ |
| 405 | current = (void *)(hest + 1); |
| 406 | |
| 407 | addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE); |
| 408 | if (addr != NULL) |
Stefan Reinauer | 77a1d1a | 2015-07-21 12:48:17 -0700 | [diff] [blame] | 409 | current += acpi_create_hest_error_source(hest, current, 0, |
| 410 | addr + 2, *(UINT16 *)addr - 2); |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 411 | |
| 412 | addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC); |
| 413 | if (addr != NULL) |
Stefan Reinauer | 77a1d1a | 2015-07-21 12:48:17 -0700 | [diff] [blame] | 414 | current += acpi_create_hest_error_source(hest, current, 1, |
| 415 | addr + 2, *(UINT16 *)addr - 2); |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 416 | |
| 417 | return (unsigned long)current; |
| 418 | } |
| 419 | |
Furquan Shaikh | 7536a39 | 2020-04-24 21:59:21 -0700 | [diff] [blame] | 420 | static void northbridge_fill_ssdt_generator(const struct device *device) |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 421 | { |
| 422 | msr_t msr; |
| 423 | char pscope[] = "\\_SB.PCI0"; |
| 424 | |
| 425 | acpigen_write_scope(pscope); |
| 426 | msr = rdmsr(TOP_MEM); |
| 427 | acpigen_write_name_dword("TOM1", msr.lo); |
| 428 | msr = rdmsr(TOP_MEM2); |
| 429 | /* |
| 430 | * Since XP only implements parts of ACPI 2.0, we can't use a qword |
| 431 | * here. |
| 432 | * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt |
| 433 | * slide 22ff. |
| 434 | * Shift value right by 20 bit to make it fit into 32bit, |
| 435 | * giving us 1MB granularity and a limit of almost 4Exabyte of memory. |
| 436 | */ |
| 437 | acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20); |
| 438 | acpigen_pop_len(); |
| 439 | } |
| 440 | |
Michał Żygowski | 9550e97 | 2020-03-20 13:56:46 +0100 | [diff] [blame] | 441 | static void patch_ssdt_processor_scope(acpi_header_t *ssdt) |
| 442 | { |
| 443 | unsigned int len = ssdt->length - sizeof(acpi_header_t); |
| 444 | unsigned int i; |
| 445 | |
| 446 | for (i = sizeof(acpi_header_t); i < len; i++) { |
| 447 | /* Search for _PR_ scope and replace it with _SB_ */ |
| 448 | if (*(uint32_t *)((unsigned long)ssdt + i) == 0x5f52505f) |
| 449 | *(uint32_t *)((unsigned long)ssdt + i) = 0x5f42535f; |
| 450 | } |
| 451 | /* Recalculate checksum */ |
| 452 | ssdt->checksum = 0; |
| 453 | ssdt->checksum = acpi_checksum((void *)ssdt, ssdt->length); |
| 454 | } |
| 455 | |
Furquan Shaikh | 0f007d8 | 2020-04-24 06:41:18 -0700 | [diff] [blame] | 456 | static unsigned long agesa_write_acpi_tables(const struct device *device, |
Alexander Couzens | 83fc32f | 2015-04-12 22:28:37 +0200 | [diff] [blame] | 457 | unsigned long current, |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 458 | acpi_rsdp_t *rsdp) |
| 459 | { |
| 460 | acpi_srat_t *srat; |
| 461 | acpi_slit_t *slit; |
| 462 | acpi_header_t *ssdt; |
| 463 | acpi_header_t *alib; |
| 464 | acpi_header_t *ivrs; |
| 465 | acpi_hest_t *hest; |
| 466 | |
| 467 | /* HEST */ |
| 468 | current = ALIGN(current, 8); |
| 469 | hest = (acpi_hest_t *)current; |
Vladimir Serbinenko | 807127f | 2014-11-09 13:36:18 +0100 | [diff] [blame] | 470 | acpi_write_hest((void *)current, acpi_fill_hest); |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 471 | acpi_add_table(rsdp, (void *)current); |
| 472 | current += ((acpi_header_t *)current)->length; |
| 473 | |
| 474 | current = ALIGN(current, 8); |
| 475 | printk(BIOS_DEBUG, "ACPI: * IVRS at %lx\n", current); |
| 476 | ivrs = agesawrapper_getlateinitptr(PICK_IVRS); |
| 477 | if (ivrs != NULL) { |
| 478 | memcpy((void *)current, ivrs, ivrs->length); |
| 479 | ivrs = (acpi_header_t *) current; |
| 480 | current += ivrs->length; |
| 481 | acpi_add_table(rsdp, ivrs); |
| 482 | } else { |
| 483 | printk(BIOS_DEBUG, " AGESA IVRS table NULL. Skipping.\n"); |
| 484 | } |
| 485 | |
| 486 | /* SRAT */ |
| 487 | current = ALIGN(current, 8); |
| 488 | printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current); |
| 489 | srat = (acpi_srat_t *) agesawrapper_getlateinitptr (PICK_SRAT); |
| 490 | if (srat != NULL) { |
| 491 | memcpy((void *)current, srat, srat->header.length); |
| 492 | srat = (acpi_srat_t *) current; |
| 493 | current += srat->header.length; |
| 494 | acpi_add_table(rsdp, srat); |
| 495 | } else { |
| 496 | printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n"); |
| 497 | } |
| 498 | |
| 499 | /* SLIT */ |
| 500 | current = ALIGN(current, 8); |
| 501 | printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current); |
| 502 | slit = (acpi_slit_t *) agesawrapper_getlateinitptr (PICK_SLIT); |
| 503 | if (slit != NULL) { |
| 504 | memcpy((void *)current, slit, slit->header.length); |
| 505 | slit = (acpi_slit_t *) current; |
| 506 | current += slit->header.length; |
| 507 | acpi_add_table(rsdp, slit); |
| 508 | } else { |
| 509 | printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n"); |
| 510 | } |
| 511 | |
| 512 | /* ALIB */ |
| 513 | current = ALIGN(current, 16); |
| 514 | printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current); |
| 515 | alib = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_ALIB); |
| 516 | if (alib != NULL) { |
| 517 | memcpy((void *)current, alib, alib->length); |
| 518 | alib = (acpi_header_t *) current; |
| 519 | current += alib->length; |
| 520 | acpi_add_table(rsdp, (void *)alib); |
| 521 | } |
| 522 | else { |
| 523 | printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n"); |
| 524 | } |
| 525 | |
| 526 | /* this pstate ssdt may cause Blue Screen: Fixed: Keep this comment for a while. */ |
| 527 | /* SSDT */ |
| 528 | current = ALIGN(current, 16); |
| 529 | printk(BIOS_DEBUG, "ACPI: * SSDT at %lx\n", current); |
| 530 | ssdt = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_PSTATE); |
| 531 | if (ssdt != NULL) { |
Michał Żygowski | 9550e97 | 2020-03-20 13:56:46 +0100 | [diff] [blame] | 532 | patch_ssdt_processor_scope(ssdt); |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 533 | memcpy((void *)current, ssdt, ssdt->length); |
| 534 | ssdt = (acpi_header_t *) current; |
| 535 | current += ssdt->length; |
| 536 | } |
| 537 | else { |
| 538 | printk(BIOS_DEBUG, " AGESA PState table NULL. Skipping.\n"); |
| 539 | } |
| 540 | acpi_add_table(rsdp,ssdt); |
| 541 | |
| 542 | printk(BIOS_DEBUG, "ACPI: * SSDT for PState at %lx\n", current); |
| 543 | |
| 544 | return current; |
| 545 | } |
| 546 | |
| 547 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 548 | static struct device_operations northbridge_operations = { |
Steven Sherk | f434058 | 2013-01-29 16:13:35 -0700 | [diff] [blame] | 549 | .read_resources = nb_read_resources, |
| 550 | .set_resources = nb_set_resources, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 551 | .enable_resources = pci_dev_enable_resources, |
Nico Huber | 68680dd | 2020-03-31 17:34:52 +0200 | [diff] [blame] | 552 | .acpi_fill_ssdt = northbridge_fill_ssdt_generator, |
Vladimir Serbinenko | 56f46d8 | 2014-10-08 22:06:27 +0200 | [diff] [blame] | 553 | .write_acpi_tables = agesa_write_acpi_tables, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 554 | }; |
| 555 | |
| 556 | static const struct pci_driver family15_northbridge __pci_driver = { |
| 557 | .ops = &northbridge_operations, |
| 558 | .vendor = PCI_VENDOR_ID_AMD, |
Marshall Dawson | 463f46e | 2016-10-14 20:46:08 -0600 | [diff] [blame] | 559 | .device = PCI_DEVICE_ID_AMD_15H_MODEL_101F_NB_HT, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 560 | }; |
| 561 | |
| 562 | static const struct pci_driver family10_northbridge __pci_driver = { |
| 563 | .ops = &northbridge_operations, |
| 564 | .vendor = PCI_VENDOR_ID_AMD, |
| 565 | .device = PCI_DEVICE_ID_AMD_10H_NB_HT, |
| 566 | }; |
| 567 | |
| 568 | struct chip_operations northbridge_amd_agesa_family15tn_ops = { |
| 569 | CHIP_NAME("AMD FAM15 Northbridge") |
| 570 | .enable_dev = 0, |
| 571 | }; |
| 572 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 573 | static void domain_read_resources(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 574 | { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 575 | unsigned int reg; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 576 | |
| 577 | /* Find the already assigned resource pairs */ |
| 578 | get_fx_devs(); |
| 579 | for (reg = 0x80; reg <= 0xd8; reg+= 0x08) { |
| 580 | u32 base, limit; |
| 581 | base = f1_read_config32(reg); |
| 582 | limit = f1_read_config32(reg + 0x04); |
| 583 | /* Is this register allocated? */ |
| 584 | if ((base & 3) != 0) { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 585 | unsigned int nodeid, reg_link; |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 586 | struct device *reg_dev; |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 587 | if (reg < 0xc0) { // mmio |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 588 | nodeid = (limit & 0xf) + (base&0x30); |
| 589 | } else { // io |
| 590 | nodeid = (limit & 0xf) + ((base>>4)&0x30); |
| 591 | } |
| 592 | reg_link = (limit >> 4) & 7; |
| 593 | reg_dev = __f0_dev[nodeid]; |
| 594 | if (reg_dev) { |
| 595 | /* Reserve the resource */ |
| 596 | struct resource *res; |
| 597 | res = new_resource(reg_dev, IOINDEX(0x1000 + reg, reg_link)); |
| 598 | if (res) { |
| 599 | res->flags = 1; |
| 600 | } |
| 601 | } |
| 602 | } |
| 603 | } |
| 604 | /* FIXME: do we need to check extend conf space? |
| 605 | I don't believe that much preset value */ |
| 606 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 607 | pci_domain_read_resources(dev); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 608 | } |
| 609 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 610 | #if CONFIG_HW_MEM_HOLE_SIZEK != 0 |
| 611 | struct hw_mem_hole_info { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 612 | unsigned int hole_startk; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 613 | int node_id; |
| 614 | }; |
| 615 | static struct hw_mem_hole_info get_hw_mem_hole_info(void) |
| 616 | { |
| 617 | struct hw_mem_hole_info mem_hole; |
| 618 | int i; |
| 619 | mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK; |
| 620 | mem_hole.node_id = -1; |
| 621 | for (i = 0; i < node_nums; i++) { |
| 622 | dram_base_mask_t d; |
| 623 | u32 hole; |
| 624 | d = get_dram_base_mask(i); |
| 625 | if (!(d.mask & 1)) continue; // no memory on this node |
| 626 | hole = pci_read_config32(__f1_dev[i], 0xf0); |
| 627 | if (hole & 1) { // we find the hole |
Elyes HAOUAS | 27e1801 | 2017-06-27 23:14:51 +0200 | [diff] [blame] | 628 | mem_hole.hole_startk = (hole & (0xff << 24)) >> 10; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 629 | mem_hole.node_id = i; // record the node No with hole |
| 630 | break; // only one hole |
| 631 | } |
| 632 | } |
Kyösti Mälkki | 2f9b3af | 2014-06-26 05:30:54 +0300 | [diff] [blame] | 633 | |
| 634 | /* We need to double check if there is special set on base reg and limit reg |
| 635 | * are not continuous instead of hole, it will find out its hole_startk. |
| 636 | */ |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 637 | if (mem_hole.node_id == -1) { |
| 638 | resource_t limitk_pri = 0; |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 639 | for (i = 0; i < node_nums; i++) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 640 | dram_base_mask_t d; |
| 641 | resource_t base_k, limit_k; |
| 642 | d = get_dram_base_mask(i); |
| 643 | if (!(d.base & 1)) continue; |
| 644 | base_k = ((resource_t)(d.base & 0x1fffff00)) <<9; |
| 645 | if (base_k > 4 *1024 * 1024) break; // don't need to go to check |
| 646 | if (limitk_pri != base_k) { // we find the hole |
Martin Roth | 468d02c | 2019-10-23 21:44:42 -0600 | [diff] [blame] | 647 | mem_hole.hole_startk = (unsigned int)limitk_pri; // must beblow 4G |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 648 | mem_hole.node_id = i; |
| 649 | break; //only one hole |
| 650 | } |
zbao | 15dc3cc | 2012-08-03 15:56:21 +0800 | [diff] [blame] | 651 | limit_k = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 652 | limitk_pri = limit_k; |
| 653 | } |
| 654 | } |
| 655 | return mem_hole; |
| 656 | } |
| 657 | #endif |
| 658 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 659 | static void domain_set_resources(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 660 | { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 661 | unsigned long mmio_basek; |
| 662 | u32 pci_tolm; |
| 663 | int i, idx; |
| 664 | struct bus *link; |
| 665 | #if CONFIG_HW_MEM_HOLE_SIZEK != 0 |
| 666 | struct hw_mem_hole_info mem_hole; |
| 667 | u32 reset_memhole = 1; |
| 668 | #endif |
| 669 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 670 | pci_tolm = 0xffffffffUL; |
| 671 | for (link = dev->link_list; link; link = link->next) { |
| 672 | pci_tolm = find_pci_tolm(link); |
| 673 | } |
| 674 | |
| 675 | // FIXME handle interleaved nodes. If you fix this here, please fix |
| 676 | // amdk8, too. |
| 677 | mmio_basek = pci_tolm >> 10; |
| 678 | /* Round mmio_basek to something the processor can support */ |
| 679 | mmio_basek &= ~((1 << 6) -1); |
| 680 | |
| 681 | // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M |
| 682 | // MMIO hole. If you fix this here, please fix amdk8, too. |
| 683 | /* Round the mmio hole to 64M */ |
| 684 | mmio_basek &= ~((64*1024) - 1); |
| 685 | |
| 686 | #if CONFIG_HW_MEM_HOLE_SIZEK != 0 |
| 687 | /* if the hw mem hole is already set in raminit stage, here we will compare |
| 688 | * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will |
| 689 | * use hole_basek as mmio_basek and we don't need to reset hole. |
| 690 | * otherwise We reset the hole to the mmio_basek |
| 691 | */ |
| 692 | |
| 693 | mem_hole = get_hw_mem_hole_info(); |
| 694 | |
| 695 | // Use hole_basek as mmio_basek, and we don't need to reset hole anymore |
| 696 | if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) { |
| 697 | mmio_basek = mem_hole.hole_startk; |
| 698 | reset_memhole = 0; |
| 699 | } |
| 700 | #endif |
| 701 | |
| 702 | idx = 0x10; |
| 703 | for (i = 0; i < node_nums; i++) { |
| 704 | dram_base_mask_t d; |
| 705 | resource_t basek, limitk, sizek; // 4 1T |
| 706 | |
| 707 | d = get_dram_base_mask(i); |
| 708 | |
| 709 | if (!(d.mask & 1)) continue; |
| 710 | basek = ((resource_t)(d.base & 0x1fffff00)) << 9; // could overflow, we may lost 6 bit here |
Edward O'Callaghan | ae5fd34 | 2014-11-20 19:58:09 +1100 | [diff] [blame] | 711 | limitk = ((resource_t)(((d.mask & ~1) + 0x000FF) & 0x1fffff00)) << 9; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 712 | |
| 713 | sizek = limitk - basek; |
| 714 | |
| 715 | /* see if we need a hole from 0xa0000 to 0xbffff */ |
| 716 | if ((basek < ((8*64)+(8*16))) && (sizek > ((8*64)+(16*16)))) { |
| 717 | ram_resource(dev, (idx | i), basek, ((8*64)+(8*16)) - basek); |
| 718 | idx += 0x10; |
| 719 | basek = (8*64)+(16*16); |
| 720 | sizek = limitk - ((8*64)+(16*16)); |
| 721 | |
| 722 | } |
| 723 | |
Kyösti Mälkki | 26c6543 | 2014-06-26 05:30:54 +0300 | [diff] [blame] | 724 | /* split the region to accommodate pci memory space */ |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 725 | if ((basek < 4*1024*1024) && (limitk > mmio_basek)) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 726 | if (basek <= mmio_basek) { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 727 | unsigned int pre_sizek; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 728 | pre_sizek = mmio_basek - basek; |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 729 | if (pre_sizek > 0) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 730 | ram_resource(dev, (idx | i), basek, pre_sizek); |
| 731 | idx += 0x10; |
| 732 | sizek -= pre_sizek; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 733 | } |
| 734 | basek = mmio_basek; |
| 735 | } |
| 736 | if ((basek + sizek) <= 4*1024*1024) { |
| 737 | sizek = 0; |
| 738 | } |
| 739 | else { |
Siyuan Wang | 29840e2 | 2013-06-04 19:56:22 +0800 | [diff] [blame] | 740 | uint64_t topmem2 = bsp_topmem2(); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 741 | basek = 4*1024*1024; |
Siyuan Wang | 29840e2 | 2013-06-04 19:56:22 +0800 | [diff] [blame] | 742 | sizek = topmem2/1024 - basek; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 743 | } |
| 744 | } |
| 745 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 746 | ram_resource(dev, (idx | i), basek, sizek); |
| 747 | idx += 0x10; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 748 | printk(BIOS_DEBUG, "node %d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", |
| 749 | i, mmio_basek, basek, limitk); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 750 | } |
| 751 | |
Kyösti Mälkki | 61be360 | 2017-04-15 20:07:53 +0300 | [diff] [blame] | 752 | add_uma_resource_below_tolm(dev, 7); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 753 | |
Elyes HAOUAS | 5a7e72f | 2016-08-23 21:36:02 +0200 | [diff] [blame] | 754 | for (link = dev->link_list; link; link = link->next) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 755 | if (link->children) { |
| 756 | assign_resources(link); |
| 757 | } |
| 758 | } |
| 759 | } |
| 760 | |
| 761 | static struct device_operations pci_domain_ops = { |
| 762 | .read_resources = domain_read_resources, |
| 763 | .set_resources = domain_set_resources, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 764 | .scan_bus = pci_domain_scan_bus, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 765 | }; |
| 766 | |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 767 | static void sysconf_init(struct device *dev) // first node |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 768 | { |
| 769 | sblink = (pci_read_config32(dev, 0x64)>>8) & 7; // don't forget sublink1 |
| 770 | node_nums = ((pci_read_config32(dev, 0x60)>>4) & 7) + 1; //NodeCnt[2:0] |
| 771 | } |
| 772 | |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 773 | static void cpu_bus_scan(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 774 | { |
| 775 | struct bus *cpu_bus; |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 776 | struct device *dev_mc; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 777 | int i,j; |
| 778 | int coreid_bits; |
| 779 | int core_max = 0; |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 780 | unsigned int ApicIdCoreIdSize; |
| 781 | unsigned int core_nums; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 782 | int siblings = 0; |
| 783 | unsigned int family; |
| 784 | |
Kyösti Mälkki | 3d3152e | 2019-01-10 09:05:30 +0200 | [diff] [blame] | 785 | dev_mc = pcidev_on_root(DEV_CDB, 0); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 786 | if (!dev_mc) { |
Kyösti Mälkki | 3d3152e | 2019-01-10 09:05:30 +0200 | [diff] [blame] | 787 | printk(BIOS_ERR, "0:%02x.0 not found", DEV_CDB); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 788 | die(""); |
| 789 | } |
| 790 | sysconf_init(dev_mc); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 791 | |
| 792 | /* Get Max Number of cores(MNC) */ |
Kyösti Mälkki | d41feed | 2017-09-24 16:23:57 +0300 | [diff] [blame] | 793 | coreid_bits = (cpuid_ecx(0x80000008) & 0x0000F000) >> 12; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 794 | core_max = 1 << (coreid_bits & 0x000F); //mnc |
| 795 | |
| 796 | ApicIdCoreIdSize = ((cpuid_ecx(0x80000008)>>12) & 0xF); |
| 797 | if (ApicIdCoreIdSize) { |
| 798 | core_nums = (1 << ApicIdCoreIdSize) - 1; |
| 799 | } else { |
| 800 | core_nums = 3; //quad core |
| 801 | } |
| 802 | |
| 803 | /* Find which cpus are present */ |
| 804 | cpu_bus = dev->link_list; |
| 805 | for (i = 0; i < node_nums; i++) { |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 806 | struct device *cdb_dev; |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 807 | unsigned int devn; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 808 | struct bus *pbus; |
| 809 | |
Kyösti Mälkki | 3d3152e | 2019-01-10 09:05:30 +0200 | [diff] [blame] | 810 | devn = DEV_CDB + i; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 811 | pbus = dev_mc->bus; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 812 | |
| 813 | /* Find the cpu's pci device */ |
Kyösti Mälkki | 4ad7f5b | 2018-05-22 01:15:17 +0300 | [diff] [blame] | 814 | cdb_dev = pcidev_on_root(devn, 0); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 815 | if (!cdb_dev) { |
| 816 | /* If I am probing things in a weird order |
| 817 | * ensure all of the cpu's pci devices are found. |
| 818 | */ |
| 819 | int fn; |
Elyes HAOUAS | 5a7e72f | 2016-08-23 21:36:02 +0200 | [diff] [blame] | 820 | for (fn = 0; fn <= 5; fn++) { //FBDIMM? |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 821 | cdb_dev = pci_probe_dev(NULL, pbus, |
| 822 | PCI_DEVFN(devn, fn)); |
| 823 | } |
Kyösti Mälkki | 4ad7f5b | 2018-05-22 01:15:17 +0300 | [diff] [blame] | 824 | cdb_dev = pcidev_on_root(devn, 0); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 825 | } else { |
| 826 | /* Ok, We need to set the links for that device. |
| 827 | * otherwise the device under it will not be scanned |
| 828 | */ |
Kyösti Mälkki | 2a2d613 | 2015-02-04 13:25:37 +0200 | [diff] [blame] | 829 | add_more_links(cdb_dev, 4); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 830 | } |
| 831 | |
| 832 | family = cpuid_eax(1); |
| 833 | family = (family >> 20) & 0xFF; |
| 834 | if (family == 1) { //f10 |
| 835 | u32 dword; |
Kyösti Mälkki | 4ad7f5b | 2018-05-22 01:15:17 +0300 | [diff] [blame] | 836 | cdb_dev = pcidev_on_root(devn, 3); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 837 | dword = pci_read_config32(cdb_dev, 0xe8); |
| 838 | siblings = ((dword & BIT15) >> 13) | ((dword & (BIT13 | BIT12)) >> 12); |
| 839 | } else if (family == 6) {//f15 |
Kyösti Mälkki | 4ad7f5b | 2018-05-22 01:15:17 +0300 | [diff] [blame] | 840 | cdb_dev = pcidev_on_root(devn, 5); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 841 | if (cdb_dev && cdb_dev->enabled) { |
| 842 | siblings = pci_read_config32(cdb_dev, 0x84); |
| 843 | siblings &= 0xFF; |
| 844 | } |
| 845 | } else { |
| 846 | siblings = 0; //default one core |
| 847 | } |
Kyösti Mälkki | cd9fc1a | 2012-07-06 19:02:56 +0300 | [diff] [blame] | 848 | int enable_node = cdb_dev && cdb_dev->enabled; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 849 | printk(BIOS_SPEW, "%s family%xh, core_max=0x%x, core_nums=0x%x, siblings=0x%x\n", |
| 850 | dev_path(cdb_dev), 0x0f + family, core_max, core_nums, siblings); |
| 851 | |
Elyes HAOUAS | 1d8daa6 | 2016-09-18 08:50:54 +0200 | [diff] [blame] | 852 | for (j = 0; j <= siblings; j++) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 853 | extern CONST OPTIONS_CONFIG_TOPOLOGY ROMDATA TopologyConfiguration; |
| 854 | u32 modules = TopologyConfiguration.PlatformNumberOfModules; |
| 855 | u32 lapicid_start = 0; |
| 856 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 857 | /* |
| 858 | * APIC ID calucation is tightly coupled with AGESA v5 code. |
| 859 | * This calculation MUST match the assignment calculation done |
| 860 | * in LocalApicInitializationAtEarly() function. |
| 861 | * And reference GetLocalApicIdForCore() |
| 862 | * |
Elyes HAOUAS | a5b0bc4 | 2020-02-20 20:04:29 +0100 | [diff] [blame] | 863 | * Apply APIC enumeration rules |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 864 | * For systems with >= 16 APICs, put the IO-APICs at 0..n and |
| 865 | * put the local-APICs at m..z |
| 866 | * |
| 867 | * This is needed because many IO-APIC devices only have 4 bits |
| 868 | * for their APIC id and therefore must reside at 0..15 |
Elyes HAOUAS | 6e8b3c1 | 2016-09-02 19:22:00 +0200 | [diff] [blame] | 869 | */ |
Kyösti Mälkki | 5003632 | 2016-05-18 13:35:21 +0300 | [diff] [blame] | 870 | |
Elyes HAOUAS | 6e8b3c1 | 2016-09-02 19:22:00 +0200 | [diff] [blame] | 871 | u8 plat_num_io_apics = 3; /* FIXME */ |
Kyösti Mälkki | 5003632 | 2016-05-18 13:35:21 +0300 | [diff] [blame] | 872 | |
| 873 | if ((node_nums * core_max) + plat_num_io_apics >= 0x10) { |
| 874 | lapicid_start = (plat_num_io_apics - 1) / core_max; |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 875 | lapicid_start = (lapicid_start + 1) * core_max; |
| 876 | printk(BIOS_SPEW, "lpaicid_start=0x%x ", lapicid_start); |
| 877 | } |
Kyösti Mälkki | c33f1e9 | 2012-08-07 17:12:11 +0300 | [diff] [blame] | 878 | u32 apic_id = (lapicid_start * (i/modules + 1)) + ((i % modules) ? (j + (siblings + 1)) : j); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 879 | printk(BIOS_SPEW, "node 0x%x core 0x%x apicid=0x%x\n", |
Kyösti Mälkki | c33f1e9 | 2012-08-07 17:12:11 +0300 | [diff] [blame] | 880 | i, j, apic_id); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 881 | |
Kyösti Mälkki | e2c2a4c | 2018-05-20 20:59:52 +0300 | [diff] [blame] | 882 | struct device *cpu = add_cpu_device(cpu_bus, apic_id, enable_node); |
Kyösti Mälkki | c33f1e9 | 2012-08-07 17:12:11 +0300 | [diff] [blame] | 883 | if (cpu) |
| 884 | amd_cpu_topology(cpu, i, j); |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 885 | } //j |
| 886 | } |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 887 | } |
| 888 | |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 889 | static void cpu_bus_init(struct device *dev) |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 890 | { |
| 891 | initialize_cpus(dev->link_list); |
| 892 | } |
| 893 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 894 | static struct device_operations cpu_bus_ops = { |
Nico Huber | 2f8ba69 | 2020-04-05 14:05:24 +0200 | [diff] [blame] | 895 | .read_resources = noop_read_resources, |
| 896 | .set_resources = noop_set_resources, |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 897 | .init = cpu_bus_init, |
| 898 | .scan_bus = cpu_bus_scan, |
| 899 | }; |
| 900 | |
| 901 | static void root_complex_enable_dev(struct device *dev) |
| 902 | { |
Kyösti Mälkki | 87213b6 | 2012-08-27 20:00:33 +0300 | [diff] [blame] | 903 | static int done = 0; |
| 904 | |
Kyösti Mälkki | 87213b6 | 2012-08-27 20:00:33 +0300 | [diff] [blame] | 905 | if (!done) { |
| 906 | setup_bsp_ramtop(); |
Kyösti Mälkki | 87213b6 | 2012-08-27 20:00:33 +0300 | [diff] [blame] | 907 | done = 1; |
| 908 | } |
| 909 | |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 910 | /* Set the operations if it is a special bus type */ |
Stefan Reinauer | 4aff445 | 2013-02-12 14:17:15 -0800 | [diff] [blame] | 911 | if (dev->path.type == DEVICE_PATH_DOMAIN) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 912 | dev->ops = &pci_domain_ops; |
Stefan Reinauer | 0aa37c4 | 2013-02-12 15:20:54 -0800 | [diff] [blame] | 913 | } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) { |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 914 | dev->ops = &cpu_bus_ops; |
| 915 | } |
| 916 | } |
| 917 | |
| 918 | struct chip_operations northbridge_amd_agesa_family15tn_root_complex_ops = { |
Kyösti Mälkki | 2900d4b | 2017-07-25 14:55:29 +0300 | [diff] [blame] | 919 | CHIP_NAME("AMD Family 15tn Root Complex") |
zbao | 2c08f6a | 2012-07-02 15:32:58 +0800 | [diff] [blame] | 920 | .enable_dev = root_complex_enable_dev, |
| 921 | }; |
Dave Frodin | cbf3d40 | 2012-12-05 08:20:12 -0700 | [diff] [blame] | 922 | |
Edward O'Callaghan | ae5fd34 | 2014-11-20 19:58:09 +1100 | [diff] [blame] | 923 | /********************************************************************* |
| 924 | * Change the vendor / device IDs to match the generic VBIOS header. * |
| 925 | *********************************************************************/ |
Dave Frodin | cbf3d40 | 2012-12-05 08:20:12 -0700 | [diff] [blame] | 926 | u32 map_oprom_vendev(u32 vendev) |
| 927 | { |
Edward O'Callaghan | ae5fd34 | 2014-11-20 19:58:09 +1100 | [diff] [blame] | 928 | u32 new_vendev = vendev; |
Dave Frodin | cbf3d40 | 2012-12-05 08:20:12 -0700 | [diff] [blame] | 929 | |
Elyes HAOUAS | 0ce41f1 | 2018-11-13 10:03:31 +0100 | [diff] [blame] | 930 | switch (vendev) { |
Bruce Griffith | 42e11f5 | 2013-07-08 18:19:08 -0600 | [diff] [blame] | 931 | case 0x10029900: /* AMD Radeon HD 7660G (Trinity) */ |
| 932 | case 0x10029901: /* AMD Radeon HD 7660D (Trinity) */ |
| 933 | case 0x10029903: /* AMD Radeon HD 7640G (Trinity) */ |
| 934 | case 0x10029904: /* AMD Radeon HD 7560D (Trinity) */ |
| 935 | case 0x10029907: /* AMD Radeon HD 7620G (Trinity) */ |
| 936 | case 0x10029908: /* AMD Radeon HD 7600G (Trinity) */ |
| 937 | case 0x1002990A: /* AMD Radeon HD 7500G (Trinity) */ |
| 938 | case 0x1002990B: /* AMD Radeon HD 8650G (Richland) */ |
| 939 | case 0x1002990C: /* AMD Radeon HD 8670D (Richland) */ |
| 940 | case 0x1002990D: /* AMD Radeon HD 8550G (Richland) */ |
| 941 | case 0x1002990E: /* AMD Radeon HD 8570D (Richland) */ |
| 942 | case 0x1002990F: /* AMD Radeon HD 8610G (Richland) */ |
| 943 | case 0x10029910: /* AMD Radeon HD 7660G (Trinity) */ |
| 944 | case 0x10029913: /* AMD Radeon HD 7640G (Trinity) */ |
| 945 | case 0x10029917: /* AMD Radeon HD 7620G (Trinity) */ |
| 946 | case 0x10029918: /* AMD Radeon HD 7600G (Trinity) */ |
| 947 | case 0x10029919: /* AMD Radeon HD 7500G (Trinity) */ |
| 948 | case 0x10029990: /* AMD Radeon HD 7520G (Trinity) */ |
| 949 | case 0x10029991: /* AMD Radeon HD 7540D (Trinity) */ |
| 950 | case 0x10029992: /* AMD Radeon HD 7420G (Trinity) */ |
| 951 | case 0x10029993: /* AMD Radeon HD 7480D (Trinity) */ |
| 952 | case 0x10029994: /* AMD Radeon HD 7400G (Trinity) */ |
| 953 | case 0x10029995: /* AMD Radeon HD 8450G (Richland) */ |
| 954 | case 0x10029996: /* AMD Radeon HD 8470D (Richland) */ |
| 955 | case 0x10029997: /* AMD Radeon HD 8350G (Richland) */ |
| 956 | case 0x10029998: /* AMD Radeon HD 8370D (Richland) */ |
| 957 | case 0x10029999: /* AMD Radeon HD 8510G (Richland) */ |
| 958 | case 0x1002999A: /* AMD Radeon HD 8410G (Richland) */ |
| 959 | case 0x1002999B: /* AMD Radeon HD 8310G (Richland) */ |
| 960 | case 0x1002999C: /* AMD Radeon HD 8650D (Richland) */ |
| 961 | case 0x1002999D: /* AMD Radeon HD 8550D (Richland) */ |
| 962 | case 0x100299A0: /* AMD Radeon HD 7520G (Trinity) */ |
| 963 | case 0x100299A2: /* AMD Radeon HD 7420G (Trinity) */ |
| 964 | case 0x100299A4: /* AMD Radeon HD 7400G (Trinity) */ |
Edward O'Callaghan | ae5fd34 | 2014-11-20 19:58:09 +1100 | [diff] [blame] | 965 | new_vendev = 0x10029901; |
Dave Frodin | cbf3d40 | 2012-12-05 08:20:12 -0700 | [diff] [blame] | 966 | break; |
| 967 | } |
| 968 | |
| 969 | return new_vendev; |
| 970 | } |