blob: e72e4ac163e17387855b8aeb82c9385acc2b0b6d [file] [log] [blame]
Andrey Petrov42c4e882016-02-25 14:17:45 -08001/*
2 * This file is part of the coreboot project.
3 *
Lee Leahy47bd2d92016-07-24 18:12:16 -07004 * Copyright (C) 2015-2016 Intel Corp.
Andrey Petrov42c4e882016-02-25 14:17:45 -08005 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Andrey Petrov42c4e882016-02-25 14:17:45 -080013#include <cbfs.h>
Aaron Durbin32ac0182016-07-18 00:35:42 -050014#include <cbmem.h>
15#include <commonlib/fsp.h>
Subrata Banik44ffb5d2018-05-24 10:51:29 +053016#include <commonlib/stdlib.h>
Andrey Petrov42c4e882016-02-25 14:17:45 -080017#include <console/console.h>
18#include <fsp/api.h>
19#include <fsp/util.h>
Aaron Durbin32ac0182016-07-18 00:35:42 -050020#include <program_loading.h>
Keith Shortc58e3bd2019-05-10 11:14:31 -060021#include <soc/intel/common/vbt.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080022#include <stage_cache.h>
Andrey Petrov42c4e882016-02-25 14:17:45 -080023#include <string.h>
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070024#include <timestamp.h>
Elyes HAOUASbd1683d2019-05-15 21:05:37 +020025#include <types.h>
Andrey Petrov42c4e882016-02-25 14:17:45 -080026
27struct fsp_header fsps_hdr;
28
Lee Leahy9671faa2016-07-24 18:18:52 -070029static void do_silicon_init(struct fsp_header *hdr)
Andrey Petrov42c4e882016-02-25 14:17:45 -080030{
Subrata Banik44ffb5d2018-05-24 10:51:29 +053031 FSPS_UPD *upd, *supd;
Andrey Petrov42c4e882016-02-25 14:17:45 -080032 fsp_silicon_init_fn silicon_init;
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -070033 uint32_t status;
Keith Shortc58e3bd2019-05-10 11:14:31 -060034 uint8_t postcode;
Andrey Petrov42c4e882016-02-25 14:17:45 -080035
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -070036 supd = (FSPS_UPD *) (hdr->cfg_region_offset + hdr->image_base);
Andrey Petrov42c4e882016-02-25 14:17:45 -080037
Lee Leahye686ee82017-03-10 08:45:30 -080038 if (supd->FspUpdHeader.Signature != FSPS_UPD_SIGNATURE)
Keith Shortbb41aba2019-05-16 14:07:43 -060039 die_with_post_code(POST_INVALID_VENDOR_BINARY,
40 "Invalid FSPS signature\n");
Andrey Petrov42c4e882016-02-25 14:17:45 -080041
Subrata Banik44ffb5d2018-05-24 10:51:29 +053042 upd = xmalloc(sizeof(FSPS_UPD));
43
44 memcpy(upd, supd, sizeof(FSPS_UPD));
Andrey Petrov42c4e882016-02-25 14:17:45 -080045
46 /* Give SoC/mainboard a chance to populate entries */
Subrata Banik44ffb5d2018-05-24 10:51:29 +053047 platform_fsp_silicon_init_params_cb(upd);
Andrey Petrov42c4e882016-02-25 14:17:45 -080048
Lee Leahy672df162016-07-24 18:21:13 -070049 /* Call SiliconInit */
Andrey Petrov42c4e882016-02-25 14:17:45 -080050 silicon_init = (void *) (hdr->image_base +
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070051 hdr->silicon_init_entry_offset);
Subrata Banik44ffb5d2018-05-24 10:51:29 +053052 fsp_debug_before_silicon_init(silicon_init, supd, upd);
Lee Leahy672df162016-07-24 18:21:13 -070053
54 timestamp_add_now(TS_FSP_SILICON_INIT_START);
55 post_code(POST_FSP_SILICON_INIT);
Subrata Banik44ffb5d2018-05-24 10:51:29 +053056 status = silicon_init(upd);
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070057 timestamp_add_now(TS_FSP_SILICON_INIT_END);
Subrata Banik0755ab92017-07-12 15:31:06 +053058 post_code(POST_FSP_SILICON_EXIT);
Alexandru Gagniuc010225c2016-05-06 08:22:45 -070059
Lee Leahy672df162016-07-24 18:21:13 -070060 fsp_debug_after_silicon_init(status);
Aaron Durbin35d42c72016-07-18 12:41:09 -050061
Lee Leahy9671faa2016-07-24 18:18:52 -070062 /* Handle any errors returned by FspSiliconInit */
Aaron Durbin35d42c72016-07-18 12:41:09 -050063 fsp_handle_reset(status);
Lee Leahy9671faa2016-07-24 18:18:52 -070064 if (status != FSP_SUCCESS) {
Keith Shortc58e3bd2019-05-10 11:14:31 -060065 if (vbt_get()) {
66 /* Attempted to initialize graphics. Assume failure
67 * is related to a video failure.
68 */
69 postcode = POST_VIDEO_FAILURE;
70 } else {
71 /* Other silicon initialization failed */
72 postcode = POST_HW_INIT_FAILURE;
73 }
Lee Leahy9671faa2016-07-24 18:18:52 -070074 printk(BIOS_SPEW, "FspSiliconInit returned 0x%08x\n", status);
Keith Shortc58e3bd2019-05-10 11:14:31 -060075 die_with_post_code(postcode,
Subrata Banikab032b82019-05-29 13:59:14 +053076 "FspSiliconInit returned an error!\n");
Lee Leahy9671faa2016-07-24 18:18:52 -070077 }
Andrey Petrov42c4e882016-02-25 14:17:45 -080078}
79
Furquan Shaikhf4b20af2017-02-20 13:33:32 -080080void fsps_load(bool s3wake)
Andrey Petrov42c4e882016-02-25 14:17:45 -080081{
Aaron Durbin32ac0182016-07-18 00:35:42 -050082 struct fsp_header *hdr = &fsps_hdr;
83 struct cbfsf file_desc;
84 struct region_device rdev;
85 const char *name = CONFIG_FSP_S_CBFS;
86 void *dest;
87 size_t size;
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080088 struct prog fsps = PROG_INIT(PROG_REFCODE, name);
Furquan Shaikhf4b20af2017-02-20 13:33:32 -080089 static int load_done;
90
91 if (load_done)
92 return;
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080093
Julius Wernercd49cce2019-03-05 16:53:33 -080094 if (s3wake && !CONFIG(NO_STAGE_CACHE)) {
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080095 printk(BIOS_DEBUG, "Loading FSPS from stage_cache\n");
96 stage_cache_load_stage(STAGE_REFCODE, &fsps);
97 if (fsp_validate_component(hdr, prog_rdev(&fsps)) != CB_SUCCESS)
98 die("On resume fsps header is invalid\n");
Furquan Shaikhf4b20af2017-02-20 13:33:32 -080099 load_done = 1;
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -0800100 return;
101 }
102
Aaron Durbin32ac0182016-07-18 00:35:42 -0500103 if (cbfs_boot_locate(&file_desc, name, NULL)) {
104 printk(BIOS_ERR, "Could not locate %s in CBFS\n", name);
Lee Leahy9671faa2016-07-24 18:18:52 -0700105 die("FSPS not available!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500106 }
107
108 cbfs_file_data(&rdev, &file_desc);
109
110 /* Load and relocate into CBMEM. */
111 size = region_device_sz(&rdev);
112 dest = cbmem_add(CBMEM_ID_REFCODE, size);
113
Lee Leahye686ee82017-03-10 08:45:30 -0800114 if (dest == NULL)
Lee Leahy9671faa2016-07-24 18:18:52 -0700115 die("Could not add FSPS to CBMEM!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500116
117 if (rdev_readat(&rdev, dest, 0, size) < 0)
Lee Leahy9671faa2016-07-24 18:18:52 -0700118 die("Failed to read FSPS!\n");
Andrey Petrov42c4e882016-02-25 14:17:45 -0800119
Lee Leahye686ee82017-03-10 08:45:30 -0800120 if (fsp_component_relocate((uintptr_t)dest, dest, size) < 0)
Lee Leahy9671faa2016-07-24 18:18:52 -0700121 die("Unable to relocate FSPS!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500122
123 /* Create new region device in memory after relocation. */
124 rdev_chain(&rdev, &addrspace_32bit.rdev, (uintptr_t)dest, size);
125
126 if (fsp_validate_component(hdr, &rdev) != CB_SUCCESS)
Lee Leahy9671faa2016-07-24 18:18:52 -0700127 die("Invalid FSPS header!\n");
Aaron Durbin32ac0182016-07-18 00:35:42 -0500128
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -0800129 prog_set_area(&fsps, dest, size);
130
131 stage_cache_add(STAGE_REFCODE, &fsps);
132
Aaron Durbin32ac0182016-07-18 00:35:42 -0500133 /* Signal that FSP component has been loaded. */
134 prog_segment_loaded(hdr->image_base, hdr->image_size, SEG_FINAL);
Furquan Shaikhf4b20af2017-02-20 13:33:32 -0800135 load_done = 1;
136}
Aaron Durbin32ac0182016-07-18 00:35:42 -0500137
Furquan Shaikhf4b20af2017-02-20 13:33:32 -0800138void fsp_silicon_init(bool s3wake)
139{
140 fsps_load(s3wake);
141 do_silicon_init(&fsps_hdr);
Andrey Petrov42c4e882016-02-25 14:17:45 -0800142}