blob: 70524972b1140828c502df79226e631554b55463 [file] [log] [blame]
Tim Chen1f3af892017-08-21 17:11:39 +08001chip soc/intel/apollolake
2
Arthur Heymans69cd7292022-11-07 13:52:11 +01003 device cpu_cluster 0 on end
Tim Chen1f3af892017-08-21 17:11:39 +08004
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -07005 register "pcie_rp_clkreq_pin[0]" = "0" # wifi/bt
Tim Chen1f3af892017-08-21 17:11:39 +08006 # Disable unused clkreq of PCIe root ports
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -07007 register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"
8 register "pcie_rp_clkreq_pin[2]" = "CLKREQ_DISABLED"
9 register "pcie_rp_clkreq_pin[3]" = "CLKREQ_DISABLED"
10 register "pcie_rp_clkreq_pin[4]" = "CLKREQ_DISABLED"
11 register "pcie_rp_clkreq_pin[5]" = "CLKREQ_DISABLED"
Tim Chen1f3af892017-08-21 17:11:39 +080012
13 # GPIO for PERST_0
14 # If the Board has PERST_0 signal, assign the GPIO
15 # If the Board does not have PERST_0, assign GPIO_PRT0_UDEF
16 register "prt0_gpio" = "GPIO_122"
17
18 # GPIO for SD card detect
19 register "sdcard_cd_gpio" = "GPIO_177"
20
21 # EMMC TX DATA Delay 1
22 # Refer to EDS-Vol2-22.3.
23 # [14:8] steps of delay for HS400, each 125ps.
24 # [6:0] steps of delay for SDR104/HS200, each 125ps.
25 register "emmc_tx_data_cntl1" = "0x0C16"
26
27 # EMMC TX DATA Delay 2
28 # Refer to EDS-Vol2-22.3.
29 # [30:24] steps of delay for SDR50, each 125ps.
30 # [22:16] steps of delay for DDR50, each 125ps.
31 # [14:8] steps of delay for SDR25/HS50, each 125ps.
32 # [6:0] steps of delay for SDR12, each 125ps.
33 register "emmc_tx_data_cntl2" = "0x28162828"
34
35 # EMMC RX CMD/DATA Delay 1
36 # Refer to EDS-Vol2-22.3.
37 # [30:24] steps of delay for SDR50, each 125ps.
38 # [22:16] steps of delay for DDR50, each 125ps.
39 # [14:8] steps of delay for SDR25/HS50, each 125ps.
40 # [6:0] steps of delay for SDR12, each 125ps.
41 register "emmc_rx_cmd_data_cntl1" = "0x00181717"
42
43 # EMMC RX CMD/DATA Delay 2
44 # Refer to EDS-Vol2-22.3.
45 # [17:16] stands for Rx Clock before Output Buffer
46 # [14:8] steps of delay for Auto Tuning Mode, each 125ps.
47 # [6:0] steps of delay for HS200, each 125ps.
48 register "emmc_rx_cmd_data_cntl2" = "0x10008"
49
50 # Enable DPTF
51 register "dptf_enable" = "1"
52
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053053 # PL1 override 12 W: the energy calculation is wrong with the
Tim Chen1f3af892017-08-21 17:11:39 +080054 # current VR solution. Experiments show that SoC TDP max (6W) can
55 # be reached when RAPL PL1 is set to 12W.
Tim Chen1f3af892017-08-21 17:11:39 +080056 # Set RAPL PL2 to 15W.
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053057 register "power_limits_config" = "{
58 .tdp_pl1_override = 12,
59 .tdp_pl2_override = 15,
60 }"
Tim Chen1f3af892017-08-21 17:11:39 +080061
62 # Enable Audio Clock and Power gating
63 register "hdaudio_clk_gate_enable" = "1"
64 register "hdaudio_pwr_gate_enable" = "1"
65 register "hdaudio_bios_config_lockdown" = "1"
66
67 # Enable lpss s0ix
68 register "lpss_s0ix_enable" = "1"
69
70 # GPE configuration
71 # Note that GPE events called out in ASL code rely on this
72 # route, i.e., if this route changes then the affected GPE
73 # offset bits also need to be changed. This sets the PMC register
74 # GPE_CFG fields.
75 register "gpe0_dw1" = "PMC_GPE_N_31_0"
76 register "gpe0_dw2" = "PMC_GPE_N_63_32"
77 register "gpe0_dw3" = "PMC_GPE_SW_31_0"
78
Subrata Banikc4986eb2018-05-09 14:55:09 +053079 # Intel Common SoC Config
80 #+-------------------+---------------------------+
81 #| Field | Value |
82 #+-------------------+---------------------------+
83 #| I2C0 | Audio |
84 #| I2C2 | TPM |
85 #| I2C3 | Touchscreen |
86 #| I2C4 | Trackpad |
87 #| I2C5 | Digitizer |
88 #+-------------------+---------------------------+
89 register "common_soc_config" = "{
90 .i2c[0] = {
91 .speed = I2C_SPEED_FAST,
92 .rise_time_ns = 104,
93 .fall_time_ns = 52,
94 },
95 .i2c[2] = {
96 .early_init = 1,
97 .speed = I2C_SPEED_FAST,
98 .rise_time_ns = 57,
99 .fall_time_ns = 28,
100 },
101 .i2c[3] = {
102 .speed = I2C_SPEED_FAST,
103 .rise_time_ns = 76,
104 .fall_time_ns = 164,
105 },
106 .i2c[4] = {
107 .speed = I2C_SPEED_FAST,
108 .rise_time_ns = 114,
109 .fall_time_ns = 164,
110 .data_hold_time_ns = 350,
111 },
112 .i2c[5] = {
113 .speed = I2C_SPEED_FAST,
114 .rise_time_ns = 152,
115 .fall_time_ns = 30,
116 },
Tim Chen1f3af892017-08-21 17:11:39 +0800117 }"
118
119 # Minimum SLP S3 assertion width 28ms.
120 register "slp_s3_assertion_width_usecs" = "28000"
121
122 device domain 0 on
123 device pci 00.0 on end # - Host Bridge
124 device pci 00.1 on end # - DPTF
125 device pci 00.2 on end # - NPK
Matt DeVillier2ece2122020-04-30 10:55:32 -0500126 device pci 02.0 on # - Gen
127 register "gfx" = "GMA_DEFAULT_PANEL(0)"
128 end
Tim Chen1f3af892017-08-21 17:11:39 +0800129 device pci 03.0 on end # - Iunit
130 device pci 0d.0 on end # - P2SB
131 device pci 0d.1 on end # - PMC
132 device pci 0d.2 on end # - SPI
133 device pci 0d.3 on end # - Shared SRAM
134 device pci 0e.0 on # - Audio
135 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530136 register "hid" = ""MX98357A""
Tim Chen1f3af892017-08-21 17:11:39 +0800137 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_76)"
138 register "sdmode_delay" = "5"
139 device generic 0 on end
140 end
141 end
Subrata Banike9b93732020-09-17 15:48:54 +0530142 device pci 0f.0 on end # - CSE
Tim Chen1f3af892017-08-21 17:11:39 +0800143 device pci 11.0 off end # - ISH
144 device pci 12.0 off end # - SATA
145 device pci 13.0 off end # - Root Port 2 - PCIe-A 0
146 device pci 13.1 off end # - Root Port 3 - PCIe-A 1
147 device pci 13.2 off end # - Root Port 4 - PCIe-A 2
148 device pci 13.3 off end # - Root Port 5 - PCIe-A 3
149 device pci 14.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700150 chip drivers/wifi/generic
Tim Chen1f3af892017-08-21 17:11:39 +0800151 register "wake" = "GPE0_DW3_00"
152 device pci 00.0 on end
153 end
154 end # - Root Port 0 - PCIe-B 0 - Wifi
155 device pci 14.1 off end # - Root Port 1 - PCIe-B 1
156 device pci 15.0 on end # - XHCI
157 device pci 15.1 off end # - XDCI
158 device pci 16.0 on # - I2C 0
159 chip drivers/i2c/da7219
160 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_116_IRQ)"
161 register "btn_cfg" = "50"
162 register "mic_det_thr" = "500"
163 register "jack_ins_deb" = "20"
164 register "jack_det_rate" = ""32ms_64ms""
165 register "jack_rem_deb" = "1"
166 register "a_d_btn_thr" = "0xa"
167 register "d_b_btn_thr" = "0x16"
168 register "b_c_btn_thr" = "0x21"
169 register "c_mic_btn_thr" = "0x3e"
170 register "btn_avg" = "4"
171 register "adc_1bit_rpt" = "1"
172 register "micbias_lvl" = "2600"
173 register "mic_amp_in_sel" = ""diff""
174 device i2c 1a on end
175 end
176 end
177 device pci 16.1 on end # - I2C 1
178 device pci 16.2 on
179 chip drivers/i2c/tpm
180 register "hid" = ""GOOG0005""
181 register "irq" = "ACPI_IRQ_EDGE_LOW(GPIO_28_IRQ)"
182 device i2c 50 on end
183 end
184 end # - I2C 2
185 device pci 16.3 on
186 chip drivers/i2c/generic
187 register "hid" = ""ELAN0001""
188 register "desc" = ""ELAN Touchscreen""
Matt DeVillier48894ea2022-12-20 16:31:51 -0600189 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_21_IRQ)"
Matt DeVilliera0e32aa2022-12-20 16:33:12 -0600190 register "detect" = "1"
Tim Chen1f3af892017-08-21 17:11:39 +0800191 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_36)"
192 register "reset_delay_ms" = "20"
193 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_152)"
194 register "enable_delay_ms" = "1"
195 register "has_power_resource" = "1"
196 device i2c 10 on end
197 end
Sheng-Liang Pan45448ed2017-08-28 17:25:40 +0800198 chip drivers/i2c/generic
199 register "hid" = ""RAYD0001""
200 register "desc" = ""Raydium Touchscreen""
Matt DeVillier48894ea2022-12-20 16:31:51 -0600201 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_21_IRQ)"
Matt DeVilliera0e32aa2022-12-20 16:33:12 -0600202 register "detect" = "1"
Sheng-Liang Pan19ba2e022017-10-31 11:15:24 +0800203 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_36)"
204 register "reset_delay_ms" = "1"
205 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_152)"
206 register "enable_delay_ms" = "50"
207 register "has_power_resource" = "1"
Sheng-Liang Pan45448ed2017-08-28 17:25:40 +0800208 device i2c 39 on end
209 end
Tim Chen1f3af892017-08-21 17:11:39 +0800210 end # - I2C 3
211 device pci 17.0 on
212 chip drivers/i2c/generic
213 register "hid" = ""ELAN0000""
214 register "desc" = ""ELAN Touchpad""
Matt DeVillier48894ea2022-12-20 16:31:51 -0600215 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_18_IRQ)"
Tim Chen1f3af892017-08-21 17:11:39 +0800216 register "wake" = "GPE0_DW1_15"
Matt DeVillier2cf52d82022-09-01 15:09:24 -0500217 register "detect" = "1"
Tim Chen1f3af892017-08-21 17:11:39 +0800218 device i2c 15 on end
219 end
Peggy Chuang7a2d4e52017-09-26 20:45:59 +0800220 chip drivers/i2c/hid
Matt DeVillier6a803bf2022-12-19 15:17:06 -0600221 register "generic.hid" = ""SYNA0000""
222 register "generic.cid" = ""ACPI0C50""
Peggy Chuang7a2d4e52017-09-26 20:45:59 +0800223 register "generic.desc" = ""Synaptics Touchpad""
Karthikeyan Ramasubramanian36142702020-11-10 14:57:10 -0700224 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_18_IRQ)"
Peggy Chuang7a2d4e52017-09-26 20:45:59 +0800225 register "generic.wake" = "GPE0_DW1_15"
Matt DeVillier2cf52d82022-09-01 15:09:24 -0500226 register "generic.detect" = "1"
Peggy Chuang7a2d4e52017-09-26 20:45:59 +0800227 register "hid_desc_reg_offset" = "0x20"
228 device i2c 0x2c on end
229 end
Tim Chen1f3af892017-08-21 17:11:39 +0800230 end # - I2C 4
231 device pci 17.1 on
232 chip drivers/i2c/hid
233 register "generic.hid" = ""WCOM50C1""
234 register "generic.desc" = ""WCOM Digitizer""
235 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_13_IRQ)"
236 register "hid_desc_reg_offset" = "0x1"
237 device i2c 0x9 on end
238 end
239 end # - I2C 5
240 device pci 17.2 off end # - I2C 6
241 device pci 17.3 off end # - I2C 7
242 device pci 18.0 on end # - UART 0
243 device pci 18.1 on end # - UART 1
244 device pci 18.2 on end # - UART 2
245 device pci 18.3 off end # - UART 3
246 device pci 19.0 on end # - SPI 0
247 device pci 19.1 off end # - SPI 1
248 device pci 19.2 off end # - SPI 2
249 device pci 1a.0 on end # - PWM
250 device pci 1b.0 on end # - SDCARD
251 device pci 1c.0 on end # - eMMC
252 device pci 1e.0 off end # - SDIO
253 device pci 1f.0 on # - LPC
254 chip ec/google/chromeec
255 device pnp 0c09.0 on end
256 end
257 end
258 device pci 1f.1 on end # - SMBUS
259 end
260end