blob: 3cd3a9580ae1ea662311239507652f34b667b9eb [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -06002
Felix Heldf1093af2021-07-13 23:00:26 +02003#include <amdblocks/mca.h>
Felix Helda5cdf752021-03-10 15:47:00 +01004#include <amdblocks/reset.h>
Felix Heldbc134812021-02-10 02:26:10 +01005#include <amdblocks/smm.h>
Felix Held285dd6e2021-02-17 22:16:40 +01006#include <cpu/amd/msr.h>
Marshall Dawsonb6172112017-09-13 17:47:31 -06007#include <cpu/cpu.h>
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -06008#include <cpu/x86/mp.h>
9#include <cpu/x86/mtrr.h>
Marshall Dawsonb6172112017-09-13 17:47:31 -060010#include <cpu/x86/msr.h>
Kyösti Mälkkib2a5f0b2019-08-04 19:54:32 +030011#include <cpu/x86/smm.h>
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060012#include <device/device.h>
Patrick Rudolphe56189c2018-04-18 10:11:59 +020013#include <device/pci_ops.h>
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060014#include <soc/pci_devs.h>
15#include <soc/cpu.h>
16#include <soc/northbridge.h>
Marshall Dawsonb6172112017-09-13 17:47:31 -060017#include <soc/smi.h>
Marshall Dawson0814b122018-01-10 11:35:24 -070018#include <soc/iomap.h>
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060019#include <console/console.h>
Felix Heldd27ef5b2021-10-20 20:18:12 +020020#include <types.h>
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060021
22/*
Marshall Dawsonb6172112017-09-13 17:47:31 -060023 * MP and SMM loading initialization.
24 */
Marshall Dawsonb6172112017-09-13 17:47:31 -060025
26/*
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060027 * Do essential initialization tasks before APs can be fired up -
28 *
29 * 1. Prevent race condition in MTRR solution. Enable MTRRs on the BSP. This
30 * creates the MTRR solution that the APs will use. Otherwise APs will try to
31 * apply the incomplete solution as the BSP is calculating it.
32 */
33static void pre_mp_init(void)
34{
35 x86_setup_mtrrs_with_detect();
36 x86_mtrr_check();
37}
38
39static int get_cpu_count(void)
40{
Felix Held0a361782021-11-02 17:40:59 +010041 return (pci_read_config16(SOC_HT_DEV, D18F0_CPU_CNT) & CPU_CNT_MASK) + 1;
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060042}
43
44static const struct mp_ops mp_ops = {
45 .pre_mp_init = pre_mp_init,
46 .get_cpu_count = get_cpu_count,
Marshall Dawsonb6172112017-09-13 17:47:31 -060047 .get_smm_info = get_smm_info,
Felix Heldbc134812021-02-10 02:26:10 +010048 .relocation_handler = smm_relocation_handler,
Kyösti Mälkki87e67962020-05-31 09:59:14 +030049 .post_mp_init = global_smi_enable,
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060050};
51
Kyösti Mälkki79e12ab2020-05-31 09:21:07 +030052void mp_init_cpus(struct bus *cpu_bus)
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060053{
Felix Held28a0a142021-11-02 17:15:58 +010054 if (mp_init_with_smm(cpu_bus, &mp_ops) != CB_SUCCESS)
55 die_with_post_code(POST_HW_INIT_FAILURE,
56 "mp_init_with_smm failed. Halting.\n");
Marshall Dawson8f031d82018-04-09 22:15:06 -060057
58 /* The flash is now no longer cacheable. Reset to WP for performance. */
59 mtrr_use_temp_range(FLASH_BASE_ADDR, CONFIG_ROM_SIZE, MTRR_TYPE_WRPROT);
Marshall Dawson2e49cf122018-08-03 17:05:22 -060060
61 set_warm_reset_flag();
Marshall Dawsona7bfbbe2017-09-13 17:24:53 -060062}
Marshall Dawson178e65d2017-10-20 13:20:25 -060063
Marshall Dawson74473ec2018-08-05 10:42:17 -060064static void model_15_init(struct device *dev)
65{
66 check_mca();
Marshall Dawson638bd132018-09-14 10:16:40 -060067
68 /*
69 * Per AMD, sync an undocumented MSR with the PSP base address.
70 * Experiments showed that if you write to the MSR after it has
71 * been previously programmed, it causes a general protection fault.
72 * Also, the MSR survives warm reset and S3 cycles, so we need to
73 * test if it was previously written before writing to it.
74 */
75 msr_t psp_msr;
76 uint32_t psp_bar; /* Note: NDA BKDG names this 32-bit register BAR3 */
77 psp_bar = pci_read_config32(SOC_PSP_DEV, PCI_BASE_ADDRESS_4);
78 psp_bar &= ~PCI_BASE_ADDRESS_MEM_ATTR_MASK;
Felix Helde09294f2021-02-17 22:22:21 +010079 psp_msr = rdmsr(PSP_ADDR_MSR);
Marshall Dawson638bd132018-09-14 10:16:40 -060080 if (psp_msr.lo == 0) {
81 psp_msr.lo = psp_bar;
Felix Helde09294f2021-02-17 22:22:21 +010082 wrmsr(PSP_ADDR_MSR, psp_msr);
Marshall Dawson638bd132018-09-14 10:16:40 -060083 }
Marshall Dawson178e65d2017-10-20 13:20:25 -060084}
85
86static struct device_operations cpu_dev_ops = {
87 .init = model_15_init,
88};
89
90static struct cpu_device_id cpu_table[] = {
Richard Spiegel9247e862019-06-28 09:18:47 -070091 { X86_VENDOR_AMD, 0x660f01 },
Marshall Dawson178e65d2017-10-20 13:20:25 -060092 { X86_VENDOR_AMD, 0x670f00 },
93 { 0, 0 },
94};
95
96static const struct cpu_driver model_15 __cpu_driver = {
97 .ops = &cpu_dev_ops,
98 .id_table = cpu_table,
99};