Felix Held | 4a8cd72 | 2020-04-18 22:26:39 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 2 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 3 | config SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 4 | bool |
| 5 | help |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 6 | AMD Picasso support |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 7 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 8 | if SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 9 | |
| 10 | config CPU_SPECIFIC_OPTIONS |
| 11 | def_bool y |
| 12 | select ARCH_BOOTBLOCK_X86_32 |
| 13 | select ARCH_VERSTAGE_X86_32 |
| 14 | select ARCH_ROMSTAGE_X86_32 |
| 15 | select ARCH_RAMSTAGE_X86_32 |
Felix Held | 4667322 | 2020-04-04 02:37:04 +0200 | [diff] [blame] | 16 | select RESET_VECTOR_IN_RAM |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 17 | select X86_AMD_FIXED_MTRRS |
Marshall Dawson | 34c3056 | 2019-07-16 15:18:00 -0600 | [diff] [blame] | 18 | select X86_AMD_INIT_SIPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 19 | select ACPI_AMD_HARDWARE_SLEEP_VALUES |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 20 | select DRIVERS_I2C_DESIGNWARE |
| 21 | select GENERIC_GPIO_LIB |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 22 | select IOAPIC |
Furquan Shaikh | 0eabe13 | 2020-04-28 21:57:07 -0700 | [diff] [blame] | 23 | select HAVE_EM100_SUPPORT |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 24 | select HAVE_USBDEBUG_OPTIONS |
Marshall Dawson | 80d0b01 | 2019-06-19 12:29:23 -0600 | [diff] [blame] | 25 | select TSC_MONOTONIC_TIMER |
Richard Spiegel | 65562cd65 | 2019-08-21 10:27:05 -0700 | [diff] [blame] | 26 | select SOC_AMD_COMMON_BLOCK_SPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 27 | select TSC_SYNC_LFENCE |
Marshall Dawson | 80d0b01 | 2019-06-19 12:29:23 -0600 | [diff] [blame] | 28 | select UDELAY_TSC |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 29 | select SOC_AMD_COMMON |
| 30 | select SOC_AMD_COMMON_BLOCK |
Furquan Shaikh | 702cf30 | 2020-05-09 18:30:51 -0700 | [diff] [blame] | 31 | select SOC_AMD_COMMON_BLOCK_HAS_ESPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 32 | select SOC_AMD_COMMON_BLOCK_IOMMU |
| 33 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
| 34 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
| 35 | select SOC_AMD_COMMON_BLOCK_ACPI |
Furquan Shaikh | 9e1a49c | 2020-04-23 14:01:12 -0700 | [diff] [blame] | 36 | select SOC_AMD_COMMON_BLOCK_GRAPHICS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 37 | select SOC_AMD_COMMON_BLOCK_LPC |
| 38 | select SOC_AMD_COMMON_BLOCK_PCI |
| 39 | select SOC_AMD_COMMON_BLOCK_HDA |
| 40 | select SOC_AMD_COMMON_BLOCK_SATA |
Aaron Durbin | 3d2e18a | 2020-01-28 11:20:05 -0700 | [diff] [blame] | 41 | select SOC_AMD_COMMON_BLOCK_SMBUS |
Marshall Dawson | 5a73fc3 | 2020-01-24 09:42:57 -0700 | [diff] [blame] | 42 | select SOC_AMD_COMMON_BLOCK_PSP_GEN2 |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 43 | select PROVIDES_ROM_SHARING |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 44 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
| 45 | select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 46 | select PARALLEL_MP |
| 47 | select PARALLEL_MP_AP_WORK |
| 48 | select HAVE_SMI_HANDLER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 49 | select SSE2 |
| 50 | select RTC |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 51 | select PLATFORM_USES_FSP2_0 |
| 52 | select FSP_USES_CB_STACK |
| 53 | select UDK_2017_BINDING |
| 54 | select HAVE_CF9_RESET |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 55 | |
Felix Held | 8cb5c30 | 2020-03-27 20:04:32 +0100 | [diff] [blame] | 56 | config AMD_FP5 |
| 57 | def_bool y if !AMD_FT5 |
| 58 | help |
| 59 | The FP5 package supports higher-wattage parts and dual channel DDR4 memory. |
| 60 | |
| 61 | config AMD_FT5 |
| 62 | def_bool n |
| 63 | help |
| 64 | The FT5 package supports low-power parts and single-channel DDR4 memory. |
| 65 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 66 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 67 | hex |
| 68 | default 0x1600 |
| 69 | help |
| 70 | Increase this value if preram cbmem console is getting truncated |
| 71 | |
| 72 | config CPU_ADDR_BITS |
| 73 | int |
| 74 | default 48 |
| 75 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 76 | config MMCONF_BASE_ADDRESS |
| 77 | hex |
| 78 | default 0xF8000000 |
| 79 | |
| 80 | config MMCONF_BUS_NUMBER |
| 81 | int |
| 82 | default 64 |
| 83 | |
| 84 | config VGA_BIOS_ID |
| 85 | string |
Marshall Dawson | 0d441da | 2019-07-09 18:19:05 -0500 | [diff] [blame] | 86 | default "1002,15d8" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 87 | help |
| 88 | The default VGA BIOS PCI vendor/device ID should be set to the |
| 89 | result of the map_oprom_vendev() function in northbridge.c. |
| 90 | |
| 91 | config VGA_BIOS_FILE |
| 92 | string |
Marshall Dawson | 0d441da | 2019-07-09 18:19:05 -0500 | [diff] [blame] | 93 | default "3rdparty/blobs/soc/amd/picasso/PicassoGenericVbios.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 94 | |
| 95 | config S3_VGA_ROM_RUN |
| 96 | bool |
| 97 | default n |
| 98 | |
| 99 | config HEAP_SIZE |
| 100 | hex |
| 101 | default 0xc0000 |
| 102 | |
| 103 | config EHCI_BAR |
| 104 | hex |
| 105 | default 0xfef00000 |
| 106 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 107 | config SERIRQ_CONTINUOUS_MODE |
| 108 | bool |
| 109 | default n |
| 110 | help |
| 111 | Set this option to y for serial IRQ in continuous mode. |
| 112 | Otherwise it is in quiet mode. |
| 113 | |
Marshall Dawson | bc4c903 | 2019-06-11 12:18:20 -0600 | [diff] [blame] | 114 | config PICASSO_ACPI_IO_BASE |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 115 | hex |
| 116 | default 0x400 |
| 117 | help |
| 118 | Base address for the ACPI registers. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 119 | |
Marshall Dawson | bc4c903 | 2019-06-11 12:18:20 -0600 | [diff] [blame] | 120 | config PICASSO_UART |
| 121 | bool "UART controller on Picasso" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 122 | default n |
| 123 | select DRIVERS_UART_8250MEM |
| 124 | select DRIVERS_UART_8250MEM_32 |
| 125 | select NO_UART_ON_SUPERIO |
| 126 | select UART_OVERRIDE_REFCLK |
| 127 | help |
Marshall Dawson | c0b8d0d | 2019-06-20 10:29:29 -0600 | [diff] [blame] | 128 | There are four memory-mapped UARTs controllers in Picasso at: |
| 129 | 0: 0xfedc9000 |
| 130 | 1: 0xfedca000 |
| 131 | 2: 0xfedc3000 |
| 132 | 3: 0xfedcf000 |
| 133 | |
| 134 | choice PICASSO_UART_CLOCK_SOURCE |
| 135 | prompt "UART Frequency" |
| 136 | depends on PICASSO_UART |
| 137 | default PICASSO_UART_48MZ |
| 138 | |
| 139 | config PICASSO_UART_48MZ |
| 140 | bool "48 MHz clock" |
| 141 | help |
| 142 | Select this option for the most compatibility. |
| 143 | |
| 144 | config PICASSO_UART_1_8MZ |
| 145 | bool "1.8432 MHz clock" |
| 146 | help |
| 147 | Select this option if an old payload or Linux ttyS0 arguments |
| 148 | require it. |
| 149 | |
| 150 | endchoice |
| 151 | |
| 152 | config PICASSO_UART_LEGACY |
| 153 | bool "Decode legacy I/O range" |
| 154 | depends on PICASSO_UART |
| 155 | help |
| 156 | Assign I/O 3F8, 2F8, etc. to a Picasso UART. Only a single UART may |
| 157 | decode legacy addresses and this option enables the one used for the |
| 158 | console. A UART accessed with I/O does not allow all the features |
| 159 | of MMIO. The MMIO decode is still present when this option is used. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 160 | |
| 161 | config CONSOLE_UART_BASE_ADDRESS |
Marshall Dawson | c0b8d0d | 2019-06-20 10:29:29 -0600 | [diff] [blame] | 162 | depends on CONSOLE_SERIAL && PICASSO_UART |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 163 | hex |
Marshall Dawson | c0b8d0d | 2019-06-20 10:29:29 -0600 | [diff] [blame] | 164 | default 0xfedc9000 if UART_FOR_CONSOLE = 0 |
| 165 | default 0xfedca000 if UART_FOR_CONSOLE = 1 |
| 166 | default 0xfedc3000 if UART_FOR_CONSOLE = 2 |
| 167 | default 0xfedcf000 if UART_FOR_CONSOLE = 3 |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 168 | |
| 169 | config SMM_TSEG_SIZE |
| 170 | hex |
| 171 | default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER |
| 172 | default 0x0 |
| 173 | |
| 174 | config SMM_RESERVED_SIZE |
| 175 | hex |
| 176 | default 0x150000 |
| 177 | |
| 178 | config SMM_MODULE_STACK_SIZE |
| 179 | hex |
| 180 | default 0x800 |
| 181 | |
| 182 | config ACPI_CPU_STRING |
| 183 | string |
| 184 | default "\\_PR.P%03d" |
| 185 | |
| 186 | config ACPI_BERT |
| 187 | bool "Build ACPI BERT Table" |
| 188 | default y |
| 189 | depends on HAVE_ACPI_TABLES |
| 190 | help |
| 191 | Report Machine Check errors identified in POST to the OS in an |
| 192 | ACPI Boot Error Record Table. This option reserves an 8MB region |
| 193 | for building the error structures. |
| 194 | |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 195 | config ACPI_BERT_SIZE |
| 196 | hex |
| 197 | default 0x4000 |
| 198 | help |
| 199 | Specify the amount of DRAM reserved for gathering the data used to |
| 200 | generate the ACPI table. |
| 201 | |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 202 | config CHROMEOS |
| 203 | select CHROMEOS_RAMOOPS_DYNAMIC |
| 204 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 205 | config RO_REGION_ONLY |
| 206 | string |
| 207 | depends on CHROMEOS |
| 208 | default "apu/amdfw" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 209 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 210 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 211 | int |
Martin Roth | 4017de0 | 2019-12-16 23:21:05 -0700 | [diff] [blame] | 212 | default 150 |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 213 | |
Marshall Dawson | 39a4ac1 | 2019-06-20 16:28:33 -0600 | [diff] [blame] | 214 | config PICASSO_LPC_IOMUX |
| 215 | bool |
| 216 | help |
| 217 | Picasso's LPC bus signals are MUXed with some of the EMMC signals. |
| 218 | Select this option if LPC signals are required. |
| 219 | |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 220 | config DISABLE_SPI_FLASH_ROM_SHARING |
| 221 | def_bool n |
| 222 | help |
| 223 | Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin |
| 224 | which indicates a board level ROM transaction request. This |
| 225 | removes arbitration with board and assumes the chipset controls |
| 226 | the SPI flash bus entirely. |
| 227 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 228 | config MAINBOARD_POWER_RESTORE |
| 229 | def_bool n |
| 230 | help |
| 231 | This option determines what state to go to once power is restored |
| 232 | after having been lost in S0. Select this option to automatically |
| 233 | return to S0. Otherwise the system will remain in S5 once power |
| 234 | is restored. |
| 235 | |
Felix Held | 4667322 | 2020-04-04 02:37:04 +0200 | [diff] [blame] | 236 | config X86_RESET_VECTOR |
| 237 | hex |
| 238 | default 0x807fff0 |
| 239 | |
| 240 | config EARLYRAM_BSP_STACK_SIZE |
| 241 | hex |
| 242 | default 0x800 |
| 243 | |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 244 | config FSP_TEMP_RAM_SIZE |
| 245 | hex |
| 246 | depends on FSP_USES_CB_STACK |
| 247 | default 0x40000 |
| 248 | help |
| 249 | The amount of coreboot-allocated heap and stack usage by the FSP. |
| 250 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 251 | menu "PSP Configuration Options" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 252 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 253 | config AMDFW_OUTSIDE_CBFS |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 254 | bool |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 255 | default n |
| 256 | help |
| 257 | The AMDFW (PSP) is typically locatable in cbfs. Select this |
| 258 | option to manually attach the generated amdfw.rom outside of |
| 259 | cbfs. The location is selected by the FWM position. |
| 260 | |
| 261 | config AMD_FWM_POSITION_INDEX |
| 262 | int "Firmware Directory Table location (0 to 5)" |
| 263 | range 0 5 |
| 264 | default 0 if BOARD_ROMSIZE_KB_512 |
| 265 | default 1 if BOARD_ROMSIZE_KB_1024 |
| 266 | default 2 if BOARD_ROMSIZE_KB_2048 |
| 267 | default 3 if BOARD_ROMSIZE_KB_4096 |
| 268 | default 4 if BOARD_ROMSIZE_KB_8192 |
| 269 | default 5 if BOARD_ROMSIZE_KB_16384 |
| 270 | help |
| 271 | Typically this is calculated by the ROM size, but there may |
| 272 | be situations where you want to put the firmware directory |
| 273 | table in a different location. |
| 274 | 0: 512 KB - 0xFFFA0000 |
| 275 | 1: 1 MB - 0xFFF20000 |
| 276 | 2: 2 MB - 0xFFE20000 |
| 277 | 3: 4 MB - 0xFFC20000 |
| 278 | 4: 8 MB - 0xFF820000 |
| 279 | 5: 16 MB - 0xFF020000 |
| 280 | |
| 281 | comment "AMD Firmware Directory Table set to location for 512KB ROM" |
| 282 | depends on AMD_FWM_POSITION_INDEX = 0 |
| 283 | comment "AMD Firmware Directory Table set to location for 1MB ROM" |
| 284 | depends on AMD_FWM_POSITION_INDEX = 1 |
| 285 | comment "AMD Firmware Directory Table set to location for 2MB ROM" |
| 286 | depends on AMD_FWM_POSITION_INDEX = 2 |
| 287 | comment "AMD Firmware Directory Table set to location for 4MB ROM" |
| 288 | depends on AMD_FWM_POSITION_INDEX = 3 |
| 289 | comment "AMD Firmware Directory Table set to location for 8MB ROM" |
| 290 | depends on AMD_FWM_POSITION_INDEX = 4 |
| 291 | comment "AMD Firmware Directory Table set to location for 16MB ROM" |
| 292 | depends on AMD_FWM_POSITION_INDEX = 5 |
| 293 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 294 | config AMD_PUBKEY_FILE |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 295 | string |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 296 | default "3rdparty/blobs/soc/amd/picasso/PSP/AmdPubKeyRV.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 297 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 298 | config PSP_APCB_FILE |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 299 | string |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 300 | help |
Marshall Dawson | 4357a82 | 2019-09-25 11:07:56 -0600 | [diff] [blame] | 301 | The name of the AGESA Parameter Customization Block. This image is |
| 302 | instance ID 0 in the PSP's BIOS Directory Table. |
| 303 | |
| 304 | config PSP_APCB1_FILE |
| 305 | string |
| 306 | help |
| 307 | If specified, this image is instance ID 1 in the PSP's BIOS |
| 308 | Directory Table. |
| 309 | |
| 310 | config PSP_APCB2_FILE |
| 311 | string |
| 312 | help |
| 313 | If specified, this image is instance ID 2 in the PSP's BIOS |
| 314 | Directory Table. |
| 315 | |
| 316 | config PSP_APCB3_FILE |
| 317 | string |
| 318 | help |
| 319 | If specified, this image is instance ID 3 in the PSP's BIOS |
| 320 | Directory Table. |
| 321 | |
| 322 | config PSP_APCB4_FILE |
| 323 | string |
| 324 | help |
| 325 | If specified, this image is instance ID 4 in the PSP's BIOS |
| 326 | Directory Table. |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 327 | |
| 328 | config PSP_APOB_DESTINATION |
| 329 | hex |
| 330 | default 0x9f00000 |
| 331 | help |
| 332 | Location in DRAM where the PSP will copy the AGESA PSP Output |
| 333 | Block. |
| 334 | |
| 335 | config PSP_APOB_NV_ADDRESS |
| 336 | hex "Base address of APOB NV" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 337 | help |
| 338 | Location in flash where the PSP can find the S3 restore information. |
| 339 | Place this on a boundary that the flash device can erase. |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 340 | |
| 341 | config PSP_APOB_NV_SIZE |
| 342 | hex "Size of APOB NV to be reserved" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 343 | help |
| 344 | Size of the S3 restore information. Make this a multiple of the |
| 345 | size the flash device can erase. |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 346 | |
| 347 | config USE_PSPSCUREOS |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 348 | bool |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 349 | default y |
| 350 | help |
| 351 | Include the PspSecureOs and PspTrustlet binaries in the PSP build. |
| 352 | |
| 353 | If unsure, answer 'y' |
| 354 | |
| 355 | config PSP_LOAD_MP2_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 356 | bool |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 357 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 358 | help |
| 359 | Include the MP2 firmwares and configuration into the PSP build. |
| 360 | |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 361 | If unsure, answer 'n' |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 362 | |
| 363 | config PSP_LOAD_S0I3_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 364 | bool |
Furquan Shaikh | 30bc5b3 | 2020-04-23 18:02:53 -0700 | [diff] [blame] | 365 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 366 | help |
| 367 | Select this item to include the S0i3 file into the PSP build. |
| 368 | |
| 369 | config HAVE_PSP_WHITELIST_FILE |
| 370 | bool "Include a debug whitelist file in PSP build" |
| 371 | default n |
| 372 | help |
| 373 | Support secured unlock prior to reset using a whitelisted |
| 374 | number? This feature requires a signed whitelist image and |
| 375 | bootloader from AMD. |
| 376 | |
| 377 | If unsure, answer 'n' |
| 378 | |
| 379 | config PSP_WHITELIST_FILE |
| 380 | string "Debug whitelist file name" |
| 381 | depends on HAVE_PSP_WHITELIST_FILE |
| 382 | default "3rdparty/blobs/soc/amd/picasso/PSP/wtl-rvn.sbin" |
| 383 | |
Furquan Shaikh | 577db02 | 2020-04-24 15:52:04 -0700 | [diff] [blame] | 384 | config PSP_UNLOCK_SECURE_DEBUG |
| 385 | bool "Unlock secure debug" |
| 386 | default n |
| 387 | help |
| 388 | Select this item to enable secure debug options in PSP. |
| 389 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 390 | endmenu |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 391 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 392 | endif # SOC_AMD_PICASSO |