blob: 369629263bafc484ef249f9bbcfe4edd2c65c989 [file] [log] [blame]
Barnali Sarkar2ed14f62016-11-29 16:51:08 +05301chip soc/intel/skylake
2
3 # SATA port 0
4 register "EnableSata" = "1"
5 register "SataPortsEnable[0]" = "1"
6 register "SataPortsEnable[1]" = "1"
7 register "SataPortsEnable[2]" = "1"
8
9 # Enable deep Sx states
10 register "deep_s5_enable" = "1"
11 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
12
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24
25 # Enable "Intel Speed Shift Technology"
26 register "speed_shift_enable" = "1"
27
28 # Enable DPTF
29 register "dptf_enable" = "1"
30
31 # FSP Configuration
32 register "SmbusEnable" = "1"
33 register "ScsEmmcEnabled" = "1"
34 register "ScsEmmcHs400Enabled" = "1"
35 register "ScsSdCardEnabled" = "2"
36 register "InternalGfx" = "1"
37 register "SkipExtGfxScan" = "1"
38 register "Device4Enable" = "1"
39 register "HeciEnabled" = "0"
40 register "SaGv" = "3"
41 register "PmTimerDisabled" = "1"
42
43 register "pirqa_routing" = "PCH_IRQ11"
44 register "pirqb_routing" = "PCH_IRQ10"
45 register "pirqc_routing" = "PCH_IRQ11"
46 register "pirqd_routing" = "PCH_IRQ11"
47 register "pirqe_routing" = "PCH_IRQ11"
48 register "pirqf_routing" = "PCH_IRQ11"
49 register "pirqg_routing" = "PCH_IRQ11"
50 register "pirqh_routing" = "PCH_IRQ11"
51
52 # Enabling SLP_S3#, SLP_S4#, SLP_SUS and SLP_A Stretch
53 # SLP_S3 Minimum Assertion Width. Values 0: 60us, 1: 1ms, 2: 50ms, 3: 2s
54 register "PmConfigSlpS3MinAssert" = "0x02"
55
56 # SLP_S4 Minimum Assertion Width. Values 0: default, 1: 1s, 2: 2s, 3: 3s, 4: 4s
57 register "PmConfigSlpS4MinAssert" = "0x04"
58
59 # SLP_SUS Minimum Assertion Width. Values 0: 0ms, 1: 500ms, 2: 1s, 3: 4s
60 register "PmConfigSlpSusMinAssert" = "0x03"
61
62 # SLP_A Minimum Assertion Width. Values 0: 0ms, 1: 4s, 2: 98ms, 3: 2s
63 register "PmConfigSlpAMinAssert" = "0x03"
64
65 # Determines if enable Serial IRQ. Values 0: Disabled, 1: Enabled
66 register "SerialIrqConfigSirqEnable" = "0x01"
67
Duncan Laurie4fa8a6f2017-03-14 16:37:55 -070068 # VR Settings Configuration for 4 Domains
69 #+----------------+-------+-------+-------+-------+
70 #| Domain/Setting | SA | IA | GTUS | GTS |
71 #+----------------+-------+-------+-------+-------+
72 #| Psi1Threshold | 20A | 20A | 20A | 20A |
73 #| Psi2Threshold | 4A | 5A | 5A | 5A |
74 #| Psi3Threshold | 1A | 1A | 1A | 1A |
75 #| Psi3Enable | 1 | 1 | 1 | 1 |
76 #| Psi4Enable | 1 | 1 | 1 | 1 |
77 #| ImonSlope | 0 | 0 | 0 | 0 |
78 #| ImonOffset | 0 | 0 | 0 | 0 |
79 #| IccMax | 7A | 34A | 35A | 35A |
80 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
81 #+----------------+-------+-------+-------+-------+
Barnali Sarkar2ed14f62016-11-29 16:51:08 +053082 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
83 .vr_config_enable = 1, \
84 .psi1threshold = 0x50, \
85 .psi2threshold = 0x14, \
86 .psi3threshold = 0x4, \
87 .psi3enable = 1, \
88 .psi4enable = 1, \
89 .imon_slope = 0x0, \
90 .imon_offset = 0x0, \
91 .icc_max = 0x0, \
92 .voltage_limit = 0x0 \
93 }"
94
95 register "domain_vr_config[VR_IA_CORE]" = "{
96 .vr_config_enable = 1, \
97 .psi1threshold = 0x50, \
98 .psi2threshold = 0x14, \
99 .psi3threshold = 0x4, \
100 .psi3enable = 1, \
101 .psi4enable = 1, \
102 .imon_slope = 0x0, \
103 .imon_offset = 0x0, \
104 .icc_max = 0x0, \
105 .voltage_limit = 0x0 \
106 }"
Barnali Sarkar2ed14f62016-11-29 16:51:08 +0530107
108 register "domain_vr_config[VR_GT_UNSLICED]" = "{
109 .vr_config_enable = 1, \
110 .psi1threshold = 0x50, \
111 .psi2threshold = 0x14, \
112 .psi3threshold = 0x4, \
113 .psi3enable = 1, \
114 .psi4enable = 1, \
115 .imon_slope = 0x0, \
116 .imon_offset = 0x0, \
117 .icc_max = 0x0 ,\
118 .voltage_limit = 0x0 \
119 }"
120
121 register "domain_vr_config[VR_GT_SLICED]" = "{
122 .vr_config_enable = 1, \
123 .psi1threshold = 0x50, \
124 .psi2threshold = 0x14, \
125 .psi3threshold = 0x4, \
126 .psi3enable = 1, \
127 .psi4enable = 1, \
128 .imon_slope = 0x0, \
129 .imon_offset = 0x0, \
130 .icc_max = 0x0, \
131 .voltage_limit = 0x0 \
132 }"
133
134 register "FspSkipMpInit" = "1"
135
136 # Enable Root ports.
137 register "PcieRpEnable[2]" = "1"
138 register "PcieRpEnable[3]" = "1"
139 register "PcieRpEnable[4]" = "1"
140 register "PcieRpEnable[5]" = "1"
141 register "PcieRpEnable[8]" = "1"
142
143 # Enable CLKREQ#
144 register "PcieRpClkReqSupport[2]" = "1"
145 register "PcieRpClkReqSupport[3]" = "1"
146 register "PcieRpClkReqSupport[4]" = "1"
147 register "PcieRpClkReqSupport[5]" = "1"
148 register "PcieRpClkReqSupport[8]" = "1"
149
150 # RP 9 uses SRCCLKREQ5#
151 register "PcieRpClkReqNumber[2]" = "5"
152 register "PcieRpClkReqNumber[3]" = "2"
153 register "PcieRpClkReqNumber[4]" = "3"
154 register "PcieRpClkReqNumber[5]" = "4"
155 register "PcieRpClkReqNumber[8]" = "1"
156
157
158 # USB 2.0 Enable all ports
159 register "usb2_ports[0]" = "USB2_PORT_MAX(OC0)" # TYPE-A Port
160 register "usb2_ports[1]" = "USB2_PORT_MAX(OC2)" # TYPE-A Port
161 register "usb2_ports[2]" = "USB2_PORT_MAX(OC_SKIP)" # Bluetooth
162 register "usb2_ports[4]" = "USB2_PORT_MAX(OC1)" # Type-A Port
163 register "usb2_ports[5]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
164 register "usb2_ports[6]" = "USB2_PORT_MAX(OC2)" # TYPE-A Port
165 register "usb2_ports[7]" = "USB2_PORT_MAX(OC2)" # TYPE-A Port
166 register "usb2_ports[8]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
167 register "usb2_ports[9]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
168 register "usb2_ports[10]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
169 register "usb2_ports[11]" = "USB2_PORT_MAX(OC_SKIP)" # TYPE-A Port
170
171 # USB 3.0 Enable Port 1-4. Port 5 & 6 Disabled
172 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # TYPE-A Port
173 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPE-A Port
174 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPE-A Port
175 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC1)" # TYPE-A Port
176 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC2)" # TYPE-A Port
177 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPE-A Port
178
179 register "SerialIoDevMode" = "{ \
180 [PchSerialIoIndexI2C0] = PchSerialIoPci, \
181 [PchSerialIoIndexI2C1] = PchSerialIoPci, \
182 [PchSerialIoIndexI2C2] = PchSerialIoDisabled, \
183 [PchSerialIoIndexI2C3] = PchSerialIoDisabled, \
184 [PchSerialIoIndexI2C4] = PchSerialIoPci, \
185 [PchSerialIoIndexI2C5] = PchSerialIoDisabled, \
186 [PchSerialIoIndexSpi0] = PchSerialIoDisabled, \
187 [PchSerialIoIndexSpi1] = PchSerialIoDisabled, \
188 [PchSerialIoIndexUart0] = PchSerialIoPci, \
189 [PchSerialIoIndexUart1] = PchSerialIoDisabled, \
190 [PchSerialIoIndexUart2] = PchSerialIoSkipInit, \
191 }"
192
193 # Send an extra VR mailbox command for the PS4 exit issue
194 register "SendVrMbxCmd" = "2"
195
196 # Enable/Disable VMX feature
197 register "VmxEnable" = "0"
198
199 # Use default SD card detect GPIO configuration
200 register "sdcard_cd_gpio_default" = "GPP_G5"
201
202 device cpu_cluster 0 on
203 device lapic 0 on end
204 end
205 device domain 0 on
206 device pci 00.0 on end # Host Bridge
207 device pci 02.0 on end # Integrated Graphics Device
208 device pci 14.0 on end # USB xHCI
209 device pci 14.1 off end # USB xDCI (OTG)
210 device pci 14.2 on end # Thermal Subsystem
211 device pci 15.0 on end # I2C #0
212 device pci 15.1 on end # I2C #1
213 device pci 15.2 off end # I2C #2
214 device pci 15.3 off end # I2C #3
215 device pci 16.0 on end # Management Engine Interface 1
216 device pci 16.1 off end # Management Engine Interface 2
217 device pci 16.2 off end # Management Engine IDE-R
218 device pci 16.3 off end # Management Engine KT Redirection
219 device pci 16.4 off end # Management Engine Interface 3
220 device pci 17.0 on end # SATA
221 device pci 19.0 on end # UART #2
222 device pci 19.1 off end # I2C #5
223 device pci 19.2 on end #
224 device pci 1c.0 on end # PCI Express Port 1
225 device pci 1c.1 off end # PCI Express Port 2
226 device pci 1c.2 on end # PCI Express Port 3
227 device pci 1c.3 on end # PCI Express Port 4
228 device pci 1c.4 on end # PCI Express Port 5
229 device pci 1c.5 on end # PCI Express Port 6
230 device pci 1c.6 off end # PCI Express Port 7
231 device pci 1c.7 off end # PCI Express Port 8
232 device pci 1d.0 on end # PCI Express Port 9
233 device pci 1d.1 off end # PCI Express Port 10
234 device pci 1d.2 off end # PCI Express Port 11
235 device pci 1d.3 off end # PCI Express Port 12
236 device pci 1e.0 on end # UART #0
237 device pci 1e.1 off end # UART #1
238 device pci 1e.2 off end # GSPI #0
239 device pci 1e.3 off end # GSPI #1
240 device pci 1e.4 on end # eMMC
241 device pci 1e.5 off end # SDIO
242 device pci 1e.6 on end # SDCard
243 device pci 1f.0 on
244 chip drivers/pc80/tpm
245 device pnp 0c31.0 on end
246 end
247 end # LPC Interface
248 device pci 1f.1 on end # P2SB
249 device pci 1f.2 on end # Power Management Controller
250 device pci 1f.3 on end # Intel HDA
251 device pci 1f.4 on end # SMBus
252 device pci 1f.5 on end # PCH SPI
253 device pci 1f.6 off end # GbE
254 end
255end