blob: cf0f51535fb45ca87b75e99675cc0c3810c9660a [file] [log] [blame]
Mathew King2e2fc7a2020-12-08 11:33:58 -07001# SPDX-License-Identifier: GPL-2.0-or-later
2chip soc/amd/cezanne
Mathew Kingc44cc192021-02-23 14:15:50 -07003
Karthikeyan Ramasubramaniane71a6ee2021-04-23 09:51:41 -06004 register "common_config.acp_config" = "{
5 .acp_pin_cfg = I2S_PINS_I2S_TDM,
6 .acp_i2s_wake_enable = 0,
7 .acp_pme_enable = 0,
Karthikeyan Ramasubramanian6ce71e32021-05-27 16:34:29 -06008 .dmic_present = 1,
Karthikeyan Ramasubramaniane71a6ee2021-04-23 09:51:41 -06009 }"
10
Mathew Kingc44cc192021-02-23 14:15:50 -070011 # eSPI Configuration
12 register "common_config.espi_config" = "{
13 .std_io_decode_bitmap = ESPI_DECODE_IO_0x80_EN | ESPI_DECODE_IO_0X60_0X64_EN,
14 .generic_io_range[0] = {
15 .base = 0x62,
16 /*
17 * Only 0x62 and 0x66 are required. But, this is not supported by
18 * standard IO decodes and there are only 4 generic I/O windows
19 * available. Hence, open a window from 0x62-0x67.
20 */
21 .size = 5,
22 },
23 .generic_io_range[1] = {
24 .base = 0x800, /* EC_HOST_CMD_REGION0 */
25 .size = 256, /* EC_HOST_CMD_REGION_SIZE * 2 */
26 },
27 .generic_io_range[2] = {
28 .base = 0x900, /* EC_LPC_ADDR_MEMMAP */
29 .size = 255, /* EC_MEMMAP_SIZE */
30 },
31 .generic_io_range[3] = {
32 .base = 0x200, /* EC_LPC_ADDR_HOST_DATA */
33 .size = 8, /* 0x200 - 0x207 */
34 },
35
36 .io_mode = ESPI_IO_MODE_QUAD,
Rob Barnes20d689f2021-04-15 17:31:01 -060037 .op_freq_mhz = ESPI_OP_FREQ_33_MHZ,
Mathew Kingc44cc192021-02-23 14:15:50 -070038 .crc_check_enable = 1,
Raul E Rangelf33f8572021-05-05 13:41:24 -060039 .alert_pin = ESPI_ALERT_PIN_IN_BAND,
Mathew Kingc44cc192021-02-23 14:15:50 -070040 .periph_ch_en = 1,
41 .vw_ch_en = 1,
42 .oob_ch_en = 0,
43 .flash_ch_en = 0,
44
Raul E Rangel5804aa32021-04-06 15:51:46 -060045 .vw_irq_polarity = ESPI_VW_IRQ_LEVEL_HIGH(1),
Mathew Kingc44cc192021-02-23 14:15:50 -070046 }"
47
Karthikeyan Ramasubramanianb6a44762021-04-22 17:03:56 -060048 # Enable S0i3 support
49 register "s0ix_enable" = "1"
50
Martin Rothe5b85c32021-04-26 16:04:51 -060051 register "system_configuration" = "2"
52
Karthikeyan Ramasubramanian699a7092021-03-15 06:42:15 -060053 register "i2c_scl_reset" = "GPIO_I2C0_SCL | GPIO_I2C1_SCL |
54 GPIO_I2C2_SCL | GPIO_I2C3_SCL"
Karthikeyan Ramasubramanianfec4db92021-06-02 16:14:39 -060055 # I2C Pad Control RX Select Configuration
56 register "i2c_pad_ctrl_rx_sel[0]" = "I2C_PAD_CTRL_RX_SEL_3_3V" # Trackpad
57 register "i2c_pad_ctrl_rx_sel[1]" = "I2C_PAD_CTRL_RX_SEL_3_3V" # Touchscreen
58 register "i2c_pad_ctrl_rx_sel[2]" = "I2C_PAD_CTRL_RX_SEL_3_3V" # Audio/SAR
59 register "i2c_pad_ctrl_rx_sel[3]" = "I2C_PAD_CTRL_RX_SEL_1_8V" # GSC
Karthikeyan Ramasubramanian699a7092021-03-15 06:42:15 -060060
Felix Helda7c410b2021-05-25 20:51:35 +020061 register "pspp_policy" = "DXIO_PSPP_POWERSAVE"
62
Julian Schroedercf2c99f2021-05-21 14:56:00 -050063 register "usb_phy_custom" = "1"
64 register "usb_phy" = "{
65 .Usb2PhyPort[0] = {
66 .compdstune = 3,
67 .sqrxtune = 3,
68 .txfslstune = 3,
69 .txpreempamptune = 1,
70 .txpreemppulsetune = 0,
71 .txrisetune = 1,
72 .txvreftune = 6,
73 .txhsxvtune = 3,
74 .txrestune = 1,
75 },
76 .Usb2PhyPort[1] = {
77 .compdstune = 3,
78 .sqrxtune = 3,
79 .txfslstune = 3,
80 .txpreempamptune = 1,
81 .txpreemppulsetune = 0,
82 .txrisetune = 1,
83 .txvreftune = 6,
84 .txhsxvtune = 3,
85 .txrestune = 1,
86 },
87 .Usb2PhyPort[2] = {
88 .compdstune = 1,
89 .sqrxtune = 3,
90 .txfslstune = 3,
91 .txpreempamptune = 2,
92 .txpreemppulsetune = 0,
93 .txrisetune = 2,
94 .txvreftune = 3,
95 .txhsxvtune = 3,
96 .txrestune = 2,
97 },
98 .Usb2PhyPort[3] = {
99 .compdstune = 1,
100 .sqrxtune = 3,
101 .txfslstune = 3,
102 .txpreempamptune = 2,
103 .txpreemppulsetune = 0,
104 .txrisetune = 2,
105 .txvreftune = 3,
106 .txhsxvtune = 3,
107 .txrestune = 2,
108 },
109 .Usb2PhyPort[4] = {
110 .compdstune = 3,
111 .sqrxtune = 3,
112 .txfslstune = 3,
113 .txpreempamptune = 1,
114 .txpreemppulsetune = 0,
115 .txrisetune = 1,
116 .txvreftune = 6,
117 .txhsxvtune = 3,
118 .txrestune = 1,
119 },
120 .Usb2PhyPort[5] = {
121 .compdstune = 3,
122 .sqrxtune = 3,
123 .txfslstune = 3,
124 .txpreempamptune = 1,
125 .txpreemppulsetune = 0,
126 .txrisetune = 1,
127 .txvreftune = 6,
128 .txhsxvtune = 3,
129 .txrestune = 1,
130 },
131 .Usb2PhyPort[6] = {
132 .compdstune = 1,
133 .sqrxtune = 3,
134 .txfslstune = 3,
135 .txpreempamptune = 2,
136 .txpreemppulsetune = 0,
137 .txrisetune = 2,
138 .txvreftune = 3,
139 .txhsxvtune = 3,
140 .txrestune = 2,
141 },
142 .Usb2PhyPort[7] = {
143 .compdstune = 1,
144 .sqrxtune = 3,
145 .txfslstune = 3,
146 .txpreempamptune = 2,
147 .txpreemppulsetune = 0,
148 .txrisetune = 2,
149 .txvreftune = 3,
150 .txhsxvtune = 3,
151 .txrestune = 2,
152 },
153
154 .Usb3PhyPort[0] = {
155 .tx_term_ctrl=2,
156 .rx_term_ctrl=2,
157 .tx_vboost_lvl_en=1,
158 .tx_vboost_lvl=5,
159 },
160 .Usb3PhyPort[1] = {
161 .tx_term_ctrl=2,
162 .rx_term_ctrl=2,
163 .tx_vboost_lvl_en=1,
164 .tx_vboost_lvl=5,
165 },
166 .Usb3PhyPort[2] = {
167 .tx_term_ctrl=2,
168 .rx_term_ctrl=2,
169 .tx_vboost_lvl_en=1,
170 .tx_vboost_lvl=5,
171 },
172 .Usb3PhyPort[3] = {
173 .tx_term_ctrl=2,
174 .rx_term_ctrl=2,
175 .tx_vboost_lvl_en=1,
176 .tx_vboost_lvl=5,
177 },
178
179 .ComboPhyStaticConfig[0] = 0,
180 .ComboPhyStaticConfig[1] = 0,
181 .Version_Major = 0xd,
182 .Version_Minor = 0x4,
183 .TableLength = 100,
184 .BatteryChargerEnable = 0,
185 .PhyP3CpmP4Support = 0,
186 }"
187
Mathew King2e2fc7a2020-12-08 11:33:58 -0700188 device domain 0 on
Karthikeyan Ramasubramanian24abd3e2021-05-04 16:19:32 -0600189 device ref gpp_bridge_0 on
190 chip drivers/wifi/generic
191 register "wake" = "GEVENT_8"
192 device pci 00.0 on end
193 end
194 end # WLAN
Mathew King095bdec2021-03-12 14:01:22 -0700195 device ref gpp_bridge_1 on end # SD
196 device ref gpp_bridge_2 on end # WWAN
Raul E Rangelc54968d2021-05-26 17:04:14 -0600197 device ref gpp_bridge_3 on
198 # Required so the NVMe gets placed into D3 when entering S0i3.
199 chip drivers/pcie/rtd3/device
200 register "name" = ""NVME""
201 device pci 00.0 on end
202 end
203 end # NVMe
Mathew King095bdec2021-03-12 14:01:22 -0700204
Mathew Kingabc69712021-03-03 16:36:46 -0700205 device ref gpp_bridge_a on # Internal GPP Bridge 0 to Bus A
Raul Rangelca25ad52021-04-06 15:33:16 +0000206 device ref gfx on end # Internal GPU (GFX)
Karthikeyan Ramasubramanianf6b2a1c2021-05-04 00:38:22 -0600207 device ref gfx_hda on end # GFX HD Audio Controller
Felix Held1028a412021-05-26 22:48:30 +0200208 device ref crypto on end # Crypto Coprocessor
Mathew King238242b2021-03-04 08:24:55 -0700209 device ref xhci_0 on # USB 3.1 (USB0)
210 chip drivers/usb/acpi
211 device ref xhci_0_root_hub on
212 chip drivers/usb/acpi
213 register "desc" = ""Right Type-C Port""
214 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
215 register "group" = "ACPI_PLD_GROUP(1, 1)"
216 device ref usb3_port0 on end
217 end
218 chip drivers/usb/acpi
219 register "desc" = ""Right Type-A Port""
220 register "type" = "UPC_TYPE_USB3_A"
221 register "group" = "ACPI_PLD_GROUP(1, 2)"
222 device ref usb3_port1 on end
223 end
224 chip drivers/usb/acpi
225 register "desc" = ""Right Type-C Port""
226 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
227 register "group" = "ACPI_PLD_GROUP(1, 1)"
228 device ref usb2_port0 on end
229 end
230 chip drivers/usb/acpi
231 register "desc" = ""Right Type-A Port""
232 register "type" = "UPC_TYPE_USB3_A"
233 register "group" = "ACPI_PLD_GROUP(1, 2)"
234 device ref usb2_port1 on end
235 end
236 chip drivers/usb/acpi
237 register "desc" = ""User-Facing Camera""
238 register "type" = "UPC_TYPE_INTERNAL"
239 device ref usb2_port2 on end
240 end
241 chip drivers/usb/acpi
242 register "desc" = ""World-Facing Camera""
243 register "type" = "UPC_TYPE_INTERNAL"
244 device ref usb2_port3 on end
245 end
246 end
247 end
248 end
249 device ref xhci_1 on # USB 3.1 (USB1)
250 chip drivers/usb/acpi
251 device ref xhci_1_root_hub on
252 chip drivers/usb/acpi
253 register "desc" = ""Left Type-C Port""
254 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
255 register "group" = "ACPI_PLD_GROUP(2, 2)"
256 device ref usb3_port4 on end
257 end
258 chip drivers/usb/acpi
259 register "desc" = ""Left Type-A Port""
260 register "type" = "UPC_TYPE_USB3_A"
261 register "group" = "ACPI_PLD_GROUP(2, 1)"
262 device ref usb3_port5 on end
263 end
264 chip drivers/usb/acpi
265 register "desc" = ""Left Type-C Port""
266 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
267 register "group" = "ACPI_PLD_GROUP(2, 2)"
268 device ref usb2_port4 on end
269 end
270 chip drivers/usb/acpi
271 register "desc" = ""Left Type-A Port""
272 register "type" = "UPC_TYPE_USB3_A"
273 register "group" = "ACPI_PLD_GROUP(2, 1)"
274 device ref usb2_port5 on end
275 end
276 chip drivers/usb/acpi
277 register "desc" = ""Bluetooth""
278 register "type" = "UPC_TYPE_INTERNAL"
Karthikeyan Ramasubramaniand84ce402021-03-30 16:27:59 -0600279 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_132)"
Mathew King238242b2021-03-04 08:24:55 -0700280 device ref usb2_port6 on end
281 end
282 end
283 end
284 end
Karthikeyan Ramasubramaniane71a6ee2021-04-23 09:51:41 -0600285 device ref acp on
286 chip drivers/amd/i2s_machine_dev
Yu-Hsuan Hsu45c46b62021-06-15 14:52:03 +0800287 register "hid" = ""AMDI1019""
Karthikeyan Ramasubramaniane71a6ee2021-04-23 09:51:41 -0600288 device generic 0.0 on end
289 end
290 end # Audio
Mathew Kingabc69712021-03-03 16:36:46 -0700291 end
Mathew King78f03012021-03-05 09:04:44 -0700292
293 device ref lpc_bridge on
294 chip ec/google/chromeec
Raul E Rangelba102232021-05-12 17:07:39 -0600295 device pnp 0c09.0 alias chrome_ec on end
Mathew King78f03012021-03-05 09:04:44 -0700296 end
297 end
Mathew King2e2fc7a2020-12-08 11:33:58 -0700298 end # domain
Karthikeyan Ramasubramanian8f7fca52021-03-15 10:31:37 -0600299
300 device ref i2c_3 on
301 chip drivers/i2c/tpm
302 register "hid" = ""GOOG0005""
303 register "desc" = ""Cr50 TPM""
304 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_LOW(GPIO_3)"
305 device i2c 50 on end
306 end
307 end
Ivy Jiana7696ad2021-04-13 14:04:12 +0800308
309 device ref uart_0 on end # UART0
310
Raul E Rangelba102232021-05-12 17:07:39 -0600311 # See https://source.chromium.org/chromiumos/chromiumos/codesearch/+/main:src/platform/ec/baseboard/guybrush/baseboard.c;l=221
312 # for the EC configuration.
313 #
314 # EC is configured to power off the system at 105C, so add a two degree
315 # buffer so the OS can gracefully shutdown.
316 #
317 # EC is configured to assert PROCHOT at 100C. That drastically lowers
318 # performance. Instead we will tell the OS to start throttling the CPUs
319 # at 95C in hopes that we don't hit the PROCHOT limit.
320 #
321 # We set use_acpi1_thermal_zone_scope because the Chrome ec.asl
322 # performs a `Notify` to the `_\TZ` scope.
323 chip drivers/acpi/thermal_zone
324 register "description" = ""SOC""
325 use chrome_ec as temperature_controller
326 register "sensor_id" = "0"
327 register "polling_period" = "10"
328 register "critical_temperature" = "103"
329 register "passive_config.temperature" = "95"
330 register "use_acpi1_thermal_zone_scope" = "true"
331
332 device generic 0 on end
333 end
334 chip drivers/acpi/thermal_zone
335 register "description" = ""Charger""
336 use chrome_ec as temperature_controller
337 register "sensor_id" = "1"
338 register "polling_period" = "10"
339 register "critical_temperature" = "103"
340 register "passive_config.temperature" = "95"
341 register "use_acpi1_thermal_zone_scope" = "true"
342
343 device generic 1 on end
344 end
345 chip drivers/acpi/thermal_zone
346 register "description" = ""Memory""
347 use chrome_ec as temperature_controller
348 register "sensor_id" = "2"
349 register "polling_period" = "10"
350 register "critical_temperature" = "103"
351 register "passive_config.temperature" = "95"
352 register "use_acpi1_thermal_zone_scope" = "true"
353
354 device generic 2 on end
355 end
356 chip drivers/acpi/thermal_zone
357 register "description" = ""CPU""
358 use chrome_ec as temperature_controller
359 register "sensor_id" = "3"
360 register "polling_period" = "10"
361 register "critical_temperature" = "103"
362 register "passive_config.temperature" = "95"
363 register "use_acpi1_thermal_zone_scope" = "true"
364
365 device generic 3 on end
366 end
Mathew King2e2fc7a2020-12-08 11:33:58 -0700367end # chip soc/amd/cezanne