blob: bf123bd316a45f83bb6d2ec23ac68bf152f2f114 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00002
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00003#include <device/device.h>
4#include <device/pci.h>
Kyösti Mälkkidf128a52019-09-21 18:35:37 +03005#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00007#include <device/pci_ids.h>
Stefan Reinauerde3206a2010-02-22 06:09:43 +00008#include "i82801gx.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00009
10static void pci_init(struct device *dev)
11{
12 u16 reg16;
13
Stefan Reinauera8e11682009-03-11 14:54:18 +000014 /* Enable Bus Master */
Angel Ponsd19332c2020-06-08 12:32:54 +020015 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000016
Stefan Reinauera8e11682009-03-11 14:54:18 +000017 /* This device has no interrupt */
Stefan Reinauerde3206a2010-02-22 06:09:43 +000018 pci_write_config8(dev, INTR, 0xff);
Stefan Reinauera8e11682009-03-11 14:54:18 +000019
Angel Ponsd19332c2020-06-08 12:32:54 +020020 /* Disable parity error response and SERR */
21 pci_and_config16(dev, PCI_BRIDGE_CONTROL,
22 ~(PCI_BRIDGE_CTL_PARITY | PCI_BRIDGE_CTL_SERR));
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000023
Stefan Reinauera8e11682009-03-11 14:54:18 +000024 /* Master Latency Count must be set to 0x04! */
Angel Ponsd19332c2020-06-08 12:32:54 +020025 pci_update_config8(dev, SMLT, 0x07, 0x04 << 3);
Stefan Reinauer54309d62009-01-20 22:53:10 +000026
Angel Ponsd19332c2020-06-08 12:32:54 +020027 /* Clear errors in status registers. FIXME: Do something? */
Stefan Reinauerde3206a2010-02-22 06:09:43 +000028 reg16 = pci_read_config16(dev, PSTS);
Stefan Reinauera8e11682009-03-11 14:54:18 +000029 //reg16 |= 0xf900;
Stefan Reinauerde3206a2010-02-22 06:09:43 +000030 pci_write_config16(dev, PSTS, reg16);
Stefan Reinauera8e11682009-03-11 14:54:18 +000031
Stefan Reinauerde3206a2010-02-22 06:09:43 +000032 reg16 = pci_read_config16(dev, SECSTS);
Stefan Reinauera8e11682009-03-11 14:54:18 +000033 // reg16 |= 0xf900;
Stefan Reinauerde3206a2010-02-22 06:09:43 +000034 pci_write_config16(dev, SECSTS, reg16);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000035}
36
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000037static struct device_operations device_ops = {
38 .read_resources = pci_bus_read_resources,
39 .set_resources = pci_dev_set_resources,
Kyösti Mälkkia84a7342019-09-23 10:01:16 +030040 .enable_resources = pci_bus_enable_resources,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000041 .init = pci_init,
42 .scan_bus = pci_scan_bridge,
Angel Pons1fc0edd2020-05-31 00:03:28 +020043 .ops_pci = &pci_dev_ops_pci,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000044};
45
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000046/* Desktop */
Uwe Hermannbddc6932008-10-29 13:51:31 +000047/* 82801BA/CA/DB/EB/ER/FB/FR/FW/FRW/GB/GR/GDH/HB/IB/6300ESB/i3100 */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000048static const struct pci_driver i82801g_pci __pci_driver = {
49 .ops = &device_ops,
Felix Singer43b7f412022-03-07 04:34:52 +010050 .vendor = PCI_VID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +000051 .device = 0x244e,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000052};
53
54/* Mobile / Ultra Mobile */
Uwe Hermannbddc6932008-10-29 13:51:31 +000055/* 82801BAM/CAM/DBL/DBM/FBM/GBM/GHM/GU/HBM/HEM */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000056static const struct pci_driver i82801gmu_pci __pci_driver = {
57 .ops = &device_ops,
Felix Singer43b7f412022-03-07 04:34:52 +010058 .vendor = PCI_VID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +000059 .device = 0x2448,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000060};