blob: af7a96ae4a2c9dba632b20ef14de363699376a93 [file] [log] [blame]
Angel Pons16f6aa82020-04-05 15:47:21 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik930c31c2019-11-01 18:12:58 +05302
3/*
4 * This file is created based on Intel Tiger Lake Platform Stepping and IDs
5 * Document number: 605534
6 * Chapter number: 2, 4, 5, 6
7 */
8
9#include <arch/cpu.h>
10#include <device/pci_ops.h>
11#include <console/console.h>
Subrata Banikaec07162021-07-16 11:26:30 +053012#include <cpu/intel/cpu_ids.h>
Subrata Banikb7db12b2020-08-04 18:01:27 +053013#include <cpu/intel/microcode.h>
Subrata Banik930c31c2019-11-01 18:12:58 +053014#include <cpu/x86/msr.h>
15#include <device/pci.h>
16#include <device/pci_ids.h>
Subrata Banik930c31c2019-11-01 18:12:58 +053017#include <soc/bootblock.h>
18#include <soc/pch.h>
19#include <soc/pci_devs.h>
20#include <string.h>
21
Subrata Banikae695752019-11-12 12:47:43 +053022static struct {
23 u32 cpuid;
24 const char *name;
25} cpu_table[] = {
26 { CPUID_TIGERLAKE_A0, "Tigerlake A0" },
Jamie Ryu5131c6f2020-05-18 10:13:31 -070027 { CPUID_TIGERLAKE_B0, "Tigerlake B0" },
Jeremy Soller49759f62021-08-12 10:49:58 -060028 { CPUID_TIGERLAKE_R0, "Tigerlake R0" },
Subrata Banikae695752019-11-12 12:47:43 +053029};
30
31static struct {
32 u16 mchid;
33 const char *name;
34} mch_table[] = {
Felix Singer43b7f412022-03-07 04:34:52 +010035 { PCI_DID_INTEL_TGL_ID_U_2_2, "Tigerlake-U-2-2" },
36 { PCI_DID_INTEL_TGL_ID_U_4_2, "Tigerlake-U-4-2" },
37 { PCI_DID_INTEL_TGL_ID_Y_2_2, "Tigerlake-Y-2-2" },
38 { PCI_DID_INTEL_TGL_ID_Y_4_2, "Tigerlake-Y-4-2" },
39 { PCI_DID_INTEL_TGL_ID_H_6_1, "Tigerlake-H-6-1" },
40 { PCI_DID_INTEL_TGL_ID_H_8_1, "Tigerlake-H-8-1" },
Subrata Banikae695752019-11-12 12:47:43 +053041};
42
43static struct {
44 u16 espiid;
45 const char *name;
46} pch_table[] = {
Felix Singer43b7f412022-03-07 04:34:52 +010047 { PCI_DID_INTEL_TGP_ESPI_0, "Tigerlake-Base SKU" },
48 { PCI_DID_INTEL_TGP_SUPER_U_ESPI, "Tigerlake-U Super SKU" },
49 { PCI_DID_INTEL_TGP_PREMIUM_U_ESPI, "Tigerlake-U Premium SKU" },
50 { PCI_DID_INTEL_TGP_BASE_U_ESPI, "Tigerlake-U Base SKU" },
51 { PCI_DID_INTEL_TGP_ESPI_1, "Tigerlake-Base SKU" },
52 { PCI_DID_INTEL_TGP_ESPI_2, "Tigerlake-Base SKU" },
53 { PCI_DID_INTEL_TGP_SUPER_Y_ESPI, "Tigerlake-Y Super SKU" },
54 { PCI_DID_INTEL_TGP_PREMIUM_Y_ESPI, "Tigerlake-Y Premium SKU" },
55 { PCI_DID_INTEL_TGP_ESPI_3, "Tigerlake-Base SKU" },
56 { PCI_DID_INTEL_TGP_ESPI_4, "Tigerlake-Base SKU" },
57 { PCI_DID_INTEL_TGP_ESPI_5, "Tigerlake-Base SKU" },
58 { PCI_DID_INTEL_TGP_ESPI_6, "Tigerlake-Base SKU" },
59 { PCI_DID_INTEL_TGP_ESPI_7, "Tigerlake-Base SKU" },
60 { PCI_DID_INTEL_TGP_ESPI_8, "Tigerlake-Base SKU" },
61 { PCI_DID_INTEL_TGP_ESPI_9, "Tigerlake-Base SKU" },
62 { PCI_DID_INTEL_TGP_ESPI_10, "Tigerlake-Base SKU" },
63 { PCI_DID_INTEL_TGP_ESPI_11, "Tigerlake-Base SKU" },
64 { PCI_DID_INTEL_TGP_ESPI_12, "Tigerlake-Base SKU" },
65 { PCI_DID_INTEL_TGP_ESPI_13, "Tigerlake-Base SKU" },
66 { PCI_DID_INTEL_TGP_ESPI_14, "Tigerlake-Base SKU" },
67 { PCI_DID_INTEL_TGP_ESPI_15, "Tigerlake-Base SKU" },
68 { PCI_DID_INTEL_TGP_ESPI_16, "Tigerlake-Base SKU" },
69 { PCI_DID_INTEL_TGP_ESPI_17, "Tigerlake-Base SKU" },
70 { PCI_DID_INTEL_TGP_ESPI_18, "Tigerlake-Base SKU" },
71 { PCI_DID_INTEL_TGP_ESPI_19, "Tigerlake-Base SKU" },
72 { PCI_DID_INTEL_TGP_ESPI_20, "Tigerlake-Base SKU" },
73 { PCI_DID_INTEL_TGP_ESPI_21, "Tigerlake-Base SKU" },
74 { PCI_DID_INTEL_TGP_ESPI_22, "Tigerlake-Base SKU" },
75 { PCI_DID_INTEL_TGP_ESPI_23, "Tigerlake-Base SKU" },
76 { PCI_DID_INTEL_TGP_ESPI_24, "Tigerlake-Base SKU" },
77 { PCI_DID_INTEL_TGP_ESPI_25, "Tigerlake-Base SKU" },
78 { PCI_DID_INTEL_TGP_ESPI_26, "Tigerlake-Base SKU" },
79 { PCI_DID_INTEL_TGP_H_ESPI_B560, "Tigerlake-H B560" },
80 { PCI_DID_INTEL_TGP_H_ESPI_H510, "Tigerlake-H H510" },
81 { PCI_DID_INTEL_TGP_H_ESPI_H570, "Tigerlake-H H570" },
82 { PCI_DID_INTEL_TGP_H_ESPI_Q570, "Tigerlake-H Q570" },
83 { PCI_DID_INTEL_TGP_H_ESPI_W580, "Tigerlake-H W580" },
84 { PCI_DID_INTEL_TGP_H_ESPI_Z590, "Tigerlake-H Z590" },
85 { PCI_DID_INTEL_TGP_H_ESPI_HM570, "Tigerlake-H HM570" },
86 { PCI_DID_INTEL_TGP_H_ESPI_QM580, "Tigerlake-H QM580" },
87 { PCI_DID_INTEL_TGP_H_ESPI_WM590, "Tigerlake-H WM590" },
Subrata Banikae695752019-11-12 12:47:43 +053088};
89
90static struct {
91 u16 igdid;
92 const char *name;
93} igd_table[] = {
Felix Singer43b7f412022-03-07 04:34:52 +010094 { PCI_DID_INTEL_TGL_GT0, "Tigerlake U GT0" },
95 { PCI_DID_INTEL_TGL_GT1_H_32, "Tigerlake H GT1 32EU" },
96 { PCI_DID_INTEL_TGL_GT1_H_16, "Tigerlake H GT1 16EU" },
97 { PCI_DID_INTEL_TGL_GT2_ULT, "Tigerlake U GT2" },
98 { PCI_DID_INTEL_TGL_GT2_ULX, "Tigerlake Y GT2" },
99 { PCI_DID_INTEL_TGL_GT3_ULT, "Tigerlake U GT3" },
100 { PCI_DID_INTEL_TGL_GT2_ULT_1, "Tigerlake U GT2 1" },
Subrata Banikae695752019-11-12 12:47:43 +0530101};
Subrata Banik930c31c2019-11-01 18:12:58 +0530102
103static inline uint8_t get_dev_revision(pci_devfn_t dev)
104{
105 return pci_read_config8(dev, PCI_REVISION_ID);
106}
107
108static inline uint16_t get_dev_id(pci_devfn_t dev)
109{
110 return pci_read_config16(dev, PCI_DEVICE_ID);
111}
112
113static void report_cpu_info(void)
114{
115 struct cpuid_result cpuidr;
116 u32 i, index, cpu_id, cpu_feature_flag;
117 const char cpu_not_found[] = "Platform info not available";
118 const char *cpu_name = cpu_not_found; /* 48 bytes are reported */
119 int vt, txt, aes;
Subrata Banik930c31c2019-11-01 18:12:58 +0530120 static const char *const mode[] = {"NOT ", ""};
121 const char *cpu_type = "Unknown";
122 u32 p[13];
123
124 index = 0x80000000;
125 cpuidr = cpuid(index);
126 if (cpuidr.eax >= 0x80000004) {
127 int j = 0;
128
129 for (i = 2; i <= 4; i++) {
130 cpuidr = cpuid(index + i);
131 p[j++] = cpuidr.eax;
132 p[j++] = cpuidr.ebx;
133 p[j++] = cpuidr.ecx;
134 p[j++] = cpuidr.edx;
135 }
136 p[12] = 0;
137 cpu_name = (char *)p;
138
139 /* Skip leading spaces in CPU name string */
140 while (cpu_name[0] == ' ' && strlen(cpu_name) > 0)
141 cpu_name++;
142 }
143
Subrata Banik930c31c2019-11-01 18:12:58 +0530144 cpu_id = cpu_get_cpuid();
Subrata Banik930c31c2019-11-01 18:12:58 +0530145
146 /* Look for string to match the name */
147 for (i = 0; i < ARRAY_SIZE(cpu_table); i++) {
148 if (cpu_table[i].cpuid == cpu_id) {
149 cpu_type = cpu_table[i].name;
150 break;
151 }
152 }
153
154 printk(BIOS_DEBUG, "CPU: %s\n", cpu_name);
155 printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n",
Subrata Banikb7db12b2020-08-04 18:01:27 +0530156 cpu_id, cpu_type, get_current_microcode_rev());
Subrata Banik930c31c2019-11-01 18:12:58 +0530157
158 cpu_feature_flag = cpu_get_feature_flags_ecx();
159 aes = (cpu_feature_flag & CPUID_AES) ? 1 : 0;
160 txt = (cpu_feature_flag & CPUID_SMX) ? 1 : 0;
161 vt = (cpu_feature_flag & CPUID_VMX) ? 1 : 0;
162 printk(BIOS_DEBUG,
163 "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n",
164 mode[aes], mode[txt], mode[vt]);
165}
166
167static void report_mch_info(void)
168{
169 int i;
170 pci_devfn_t dev = SA_DEV_ROOT;
171 uint16_t mchid = get_dev_id(dev);
172 uint8_t mch_revision = get_dev_revision(dev);
173 const char *mch_type = "Unknown";
174
175 for (i = 0; i < ARRAY_SIZE(mch_table); i++) {
176 if (mch_table[i].mchid == mchid) {
177 mch_type = mch_table[i].name;
178 break;
179 }
180 }
181
182 printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n",
183 mchid, mch_revision, mch_type);
184}
185
186static void report_pch_info(void)
187{
188 int i;
189 pci_devfn_t dev = PCH_DEV_ESPI;
190 uint16_t espiid = get_dev_id(dev);
191 const char *pch_type = "Unknown";
192
193 for (i = 0; i < ARRAY_SIZE(pch_table); i++) {
194 if (pch_table[i].espiid == espiid) {
195 pch_type = pch_table[i].name;
196 break;
197 }
198 }
199 printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n",
200 espiid, get_dev_revision(dev), pch_type);
201}
202
203static void report_igd_info(void)
204{
205 int i;
206 pci_devfn_t dev = SA_DEV_IGD;
207 uint16_t igdid = get_dev_id(dev);
208 const char *igd_type = "Unknown";
209
210 for (i = 0; i < ARRAY_SIZE(igd_table); i++) {
211 if (igd_table[i].igdid == igdid) {
212 igd_type = igd_table[i].name;
213 break;
214 }
215 }
216 printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n",
217 igdid, get_dev_revision(dev), igd_type);
218}
219
220void report_platform_info(void)
221{
222 report_cpu_info();
223 report_mch_info();
224 report_pch_info();
225 report_igd_info();
226}