blob: e87c2b12f40c85a7d07b038f201d578703ac4b3f [file] [log] [blame]
Angel Pons16f6aa82020-04-05 15:47:21 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik930c31c2019-11-01 18:12:58 +05302
3/*
4 * This file is created based on Intel Tiger Lake Platform Stepping and IDs
5 * Document number: 605534
6 * Chapter number: 2, 4, 5, 6
7 */
8
9#include <arch/cpu.h>
10#include <device/pci_ops.h>
11#include <console/console.h>
Subrata Banikaec07162021-07-16 11:26:30 +053012#include <cpu/intel/cpu_ids.h>
Subrata Banikb7db12b2020-08-04 18:01:27 +053013#include <cpu/intel/microcode.h>
Subrata Banik930c31c2019-11-01 18:12:58 +053014#include <cpu/x86/msr.h>
15#include <device/pci.h>
16#include <device/pci_ids.h>
Subrata Banik930c31c2019-11-01 18:12:58 +053017#include <soc/bootblock.h>
18#include <soc/pch.h>
19#include <soc/pci_devs.h>
20#include <string.h>
21
Subrata Banikae695752019-11-12 12:47:43 +053022static struct {
23 u32 cpuid;
24 const char *name;
25} cpu_table[] = {
26 { CPUID_TIGERLAKE_A0, "Tigerlake A0" },
Jamie Ryu5131c6f2020-05-18 10:13:31 -070027 { CPUID_TIGERLAKE_B0, "Tigerlake B0" },
Subrata Banikae695752019-11-12 12:47:43 +053028};
29
30static struct {
31 u16 mchid;
32 const char *name;
33} mch_table[] = {
Srinidhi N Kaushik1d812e82020-02-07 15:51:09 -080034 { PCI_DEVICE_ID_INTEL_TGL_ID_U_2_2, "Tigerlake-U-2-2" },
Derek Huang60f178d2020-07-03 15:33:13 +080035 { PCI_DEVICE_ID_INTEL_TGL_ID_U_4_2, "Tigerlake-U-4-2" },
36 { PCI_DEVICE_ID_INTEL_TGL_ID_Y_2_2, "Tigerlake-Y-2-2" },
37 { PCI_DEVICE_ID_INTEL_TGL_ID_Y_4_2, "Tigerlake-Y-4-2" },
Subrata Banikae695752019-11-12 12:47:43 +053038};
39
40static struct {
41 u16 espiid;
42 const char *name;
43} pch_table[] = {
44 { PCI_DEVICE_ID_INTEL_TGP_ESPI_0, "Tigerlake-Base SKU" },
45 { PCI_DEVICE_ID_INTEL_TGP_SUPER_U_ESPI, "Tigerlake-U Super SKU" },
46 { PCI_DEVICE_ID_INTEL_TGP_PREMIUM_U_ESPI, "Tigerlake-U Premium SKU" },
47 { PCI_DEVICE_ID_INTEL_TGP_BASE_U_ESPI, "Tigerlake-U Base SKU" },
48 { PCI_DEVICE_ID_INTEL_TGP_ESPI_1, "Tigerlake-Base SKU" },
49 { PCI_DEVICE_ID_INTEL_TGP_ESPI_2, "Tigerlake-Base SKU" },
50 { PCI_DEVICE_ID_INTEL_TGP_SUPER_Y_ESPI, "Tigerlake-Y Super SKU" },
51 { PCI_DEVICE_ID_INTEL_TGP_PREMIUM_Y_ESPI, "Tigerlake-Y Premium SKU" },
52 { PCI_DEVICE_ID_INTEL_TGP_ESPI_3, "Tigerlake-Base SKU" },
53 { PCI_DEVICE_ID_INTEL_TGP_ESPI_4, "Tigerlake-Base SKU" },
54 { PCI_DEVICE_ID_INTEL_TGP_ESPI_5, "Tigerlake-Base SKU" },
55 { PCI_DEVICE_ID_INTEL_TGP_ESPI_6, "Tigerlake-Base SKU" },
56 { PCI_DEVICE_ID_INTEL_TGP_ESPI_7, "Tigerlake-Base SKU" },
57 { PCI_DEVICE_ID_INTEL_TGP_ESPI_8, "Tigerlake-Base SKU" },
58 { PCI_DEVICE_ID_INTEL_TGP_ESPI_9, "Tigerlake-Base SKU" },
59 { PCI_DEVICE_ID_INTEL_TGP_ESPI_10, "Tigerlake-Base SKU" },
60 { PCI_DEVICE_ID_INTEL_TGP_ESPI_11, "Tigerlake-Base SKU" },
61 { PCI_DEVICE_ID_INTEL_TGP_ESPI_12, "Tigerlake-Base SKU" },
62 { PCI_DEVICE_ID_INTEL_TGP_ESPI_13, "Tigerlake-Base SKU" },
63 { PCI_DEVICE_ID_INTEL_TGP_ESPI_14, "Tigerlake-Base SKU" },
64 { PCI_DEVICE_ID_INTEL_TGP_ESPI_15, "Tigerlake-Base SKU" },
65 { PCI_DEVICE_ID_INTEL_TGP_ESPI_16, "Tigerlake-Base SKU" },
66 { PCI_DEVICE_ID_INTEL_TGP_ESPI_17, "Tigerlake-Base SKU" },
67 { PCI_DEVICE_ID_INTEL_TGP_ESPI_18, "Tigerlake-Base SKU" },
68 { PCI_DEVICE_ID_INTEL_TGP_ESPI_19, "Tigerlake-Base SKU" },
69 { PCI_DEVICE_ID_INTEL_TGP_ESPI_20, "Tigerlake-Base SKU" },
70 { PCI_DEVICE_ID_INTEL_TGP_ESPI_21, "Tigerlake-Base SKU" },
71 { PCI_DEVICE_ID_INTEL_TGP_ESPI_22, "Tigerlake-Base SKU" },
72 { PCI_DEVICE_ID_INTEL_TGP_ESPI_23, "Tigerlake-Base SKU" },
73 { PCI_DEVICE_ID_INTEL_TGP_ESPI_24, "Tigerlake-Base SKU" },
74 { PCI_DEVICE_ID_INTEL_TGP_ESPI_25, "Tigerlake-Base SKU" },
75 { PCI_DEVICE_ID_INTEL_TGP_ESPI_26, "Tigerlake-Base SKU" },
76};
77
78static struct {
79 u16 igdid;
80 const char *name;
81} igd_table[] = {
82 { PCI_DEVICE_ID_INTEL_TGL_GT0, "Tigerlake U GT0" },
83 { PCI_DEVICE_ID_INTEL_TGL_GT2_ULT, "Tigerlake U GT2" },
84 { PCI_DEVICE_ID_INTEL_TGL_GT2_ULX, "Tigerlake Y GT2" },
85 { PCI_DEVICE_ID_INTEL_TGL_GT3_ULT, "Tigerlake U GT3" },
Ravi Sarawadi049ab122020-07-06 22:04:14 -070086 { PCI_DEVICE_ID_INTEL_TGL_GT2_ULT_1, "Tigerlake U GT2 1" },
Subrata Banikae695752019-11-12 12:47:43 +053087};
Subrata Banik930c31c2019-11-01 18:12:58 +053088
89static inline uint8_t get_dev_revision(pci_devfn_t dev)
90{
91 return pci_read_config8(dev, PCI_REVISION_ID);
92}
93
94static inline uint16_t get_dev_id(pci_devfn_t dev)
95{
96 return pci_read_config16(dev, PCI_DEVICE_ID);
97}
98
99static void report_cpu_info(void)
100{
101 struct cpuid_result cpuidr;
102 u32 i, index, cpu_id, cpu_feature_flag;
103 const char cpu_not_found[] = "Platform info not available";
104 const char *cpu_name = cpu_not_found; /* 48 bytes are reported */
105 int vt, txt, aes;
Subrata Banik930c31c2019-11-01 18:12:58 +0530106 static const char *const mode[] = {"NOT ", ""};
107 const char *cpu_type = "Unknown";
108 u32 p[13];
109
110 index = 0x80000000;
111 cpuidr = cpuid(index);
112 if (cpuidr.eax >= 0x80000004) {
113 int j = 0;
114
115 for (i = 2; i <= 4; i++) {
116 cpuidr = cpuid(index + i);
117 p[j++] = cpuidr.eax;
118 p[j++] = cpuidr.ebx;
119 p[j++] = cpuidr.ecx;
120 p[j++] = cpuidr.edx;
121 }
122 p[12] = 0;
123 cpu_name = (char *)p;
124
125 /* Skip leading spaces in CPU name string */
126 while (cpu_name[0] == ' ' && strlen(cpu_name) > 0)
127 cpu_name++;
128 }
129
Subrata Banik930c31c2019-11-01 18:12:58 +0530130 cpu_id = cpu_get_cpuid();
Subrata Banik930c31c2019-11-01 18:12:58 +0530131
132 /* Look for string to match the name */
133 for (i = 0; i < ARRAY_SIZE(cpu_table); i++) {
134 if (cpu_table[i].cpuid == cpu_id) {
135 cpu_type = cpu_table[i].name;
136 break;
137 }
138 }
139
140 printk(BIOS_DEBUG, "CPU: %s\n", cpu_name);
141 printk(BIOS_DEBUG, "CPU: ID %x, %s, ucode: %08x\n",
Subrata Banikb7db12b2020-08-04 18:01:27 +0530142 cpu_id, cpu_type, get_current_microcode_rev());
Subrata Banik930c31c2019-11-01 18:12:58 +0530143
144 cpu_feature_flag = cpu_get_feature_flags_ecx();
145 aes = (cpu_feature_flag & CPUID_AES) ? 1 : 0;
146 txt = (cpu_feature_flag & CPUID_SMX) ? 1 : 0;
147 vt = (cpu_feature_flag & CPUID_VMX) ? 1 : 0;
148 printk(BIOS_DEBUG,
149 "CPU: AES %ssupported, TXT %ssupported, VT %ssupported\n",
150 mode[aes], mode[txt], mode[vt]);
151}
152
153static void report_mch_info(void)
154{
155 int i;
156 pci_devfn_t dev = SA_DEV_ROOT;
157 uint16_t mchid = get_dev_id(dev);
158 uint8_t mch_revision = get_dev_revision(dev);
159 const char *mch_type = "Unknown";
160
161 for (i = 0; i < ARRAY_SIZE(mch_table); i++) {
162 if (mch_table[i].mchid == mchid) {
163 mch_type = mch_table[i].name;
164 break;
165 }
166 }
167
168 printk(BIOS_DEBUG, "MCH: device id %04x (rev %02x) is %s\n",
169 mchid, mch_revision, mch_type);
170}
171
172static void report_pch_info(void)
173{
174 int i;
175 pci_devfn_t dev = PCH_DEV_ESPI;
176 uint16_t espiid = get_dev_id(dev);
177 const char *pch_type = "Unknown";
178
179 for (i = 0; i < ARRAY_SIZE(pch_table); i++) {
180 if (pch_table[i].espiid == espiid) {
181 pch_type = pch_table[i].name;
182 break;
183 }
184 }
185 printk(BIOS_DEBUG, "PCH: device id %04x (rev %02x) is %s\n",
186 espiid, get_dev_revision(dev), pch_type);
187}
188
189static void report_igd_info(void)
190{
191 int i;
192 pci_devfn_t dev = SA_DEV_IGD;
193 uint16_t igdid = get_dev_id(dev);
194 const char *igd_type = "Unknown";
195
196 for (i = 0; i < ARRAY_SIZE(igd_table); i++) {
197 if (igd_table[i].igdid == igdid) {
198 igd_type = igd_table[i].name;
199 break;
200 }
201 }
202 printk(BIOS_DEBUG, "IGD: device id %04x (rev %02x) is %s\n",
203 igdid, get_dev_revision(dev), igd_type);
204}
205
206void report_platform_info(void)
207{
208 report_cpu_info();
209 report_mch_info();
210 report_pch_info();
211 report_igd_info();
212}