blob: 105d92c5f4f4947e74a5a7d7a8f443197a61f7fd [file] [log] [blame]
Angel Pons0612b272020-04-05 15:46:56 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik2153ea52017-11-22 15:38:19 +05302
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02004#include <device/pci_ops.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05305#include <console/console.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05306#include <device/pci.h>
7#include <device/pci_ids.h>
Tim Wawrzynczak6c6eb652021-07-01 09:03:51 -06008#include <intelblocks/acpi.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05309#include <intelblocks/pmc.h>
10#include <soc/pci_devs.h>
Subrata Banikb3671ec2022-02-06 18:21:50 +053011#include <soc/pm.h>
Subrata Banik2153ea52017-11-22 15:38:19 +053012
Subrata Banik2153ea52017-11-22 15:38:19 +053013static void pch_pmc_add_new_resource(struct device *dev,
14 uint8_t offset, uintptr_t base, size_t size,
15 unsigned long flags)
16{
17 struct resource *res;
18 res = new_resource(dev, offset);
19 res->base = base;
20 res->size = size;
21 res->flags = flags;
22}
23
24static void pch_pmc_add_mmio_resources(struct device *dev,
25 const struct pmc_resource_config *cfg)
26{
27 pch_pmc_add_new_resource(dev, cfg->pwrmbase_offset,
28 cfg->pwrmbase_addr, cfg->pwrmbase_size,
29 IORESOURCE_MEM | IORESOURCE_ASSIGNED |
30 IORESOURCE_FIXED | IORESOURCE_RESERVE);
31}
32
33static void pch_pmc_add_io_resources(struct device *dev,
34 const struct pmc_resource_config *cfg)
35{
36 pch_pmc_add_new_resource(dev, cfg->abase_offset,
37 cfg->abase_addr, cfg->abase_size,
38 IORESOURCE_IO | IORESOURCE_ASSIGNED |
39 IORESOURCE_FIXED);
Julius Wernercd49cce2019-03-05 16:53:33 -080040 if (CONFIG(PMC_INVALID_READ_AFTER_WRITE)) {
Hannah Williams1177bf52017-12-13 12:44:26 -080041 /*
42 * The ACPI IO BAR (offset 0x20) is not PCI compliant. We've
43 * observed cases where the BAR reads back as 0, but the IO
44 * window is open. This also means that it will not respond
45 * to PCI probing.
46 */
47 pci_write_config16(dev, cfg->abase_offset, cfg->abase_addr);
48 /*
49 * In pci_dev_enable_resources, reading IO SPACE ACCESS bit in
50 * STATUSCOMMAND register does not read back the written
51 * value correctly, hence IO access gets disabled. This is
52 * seen in some PMC devices, hence this code makes sure
53 * IO access is available.
54 */
55 dev->command |= PCI_COMMAND_IO;
56 }
Subrata Banik2153ea52017-11-22 15:38:19 +053057}
58
59static void pch_pmc_read_resources(struct device *dev)
60{
61 struct pmc_resource_config pmc_cfg;
62 struct pmc_resource_config *config = &pmc_cfg;
63
64 if (pmc_soc_get_resources(config) < 0)
Keith Short15588b02019-05-09 11:40:34 -060065 die_with_post_code(POST_HW_INIT_FAILURE,
66 "Unable to get PMC controller resource information!");
Subrata Banik2153ea52017-11-22 15:38:19 +053067
68 /* Get the normal PCI resources of this device. */
69 pci_dev_read_resources(dev);
70
71 /* Add non-standard MMIO resources. */
72 pch_pmc_add_mmio_resources(dev, config);
73
74 /* Add IO resources. */
75 pch_pmc_add_io_resources(dev, config);
76}
77
Tim Wawrzynczak6c6eb652021-07-01 09:03:51 -060078static void pmc_fill_ssdt(const struct device *dev)
79{
80 if (CONFIG(SOC_INTEL_COMMON_BLOCK_ACPI_PEP))
81 generate_acpi_power_engine();
82}
83
Subrata Banikb3671ec2022-02-06 18:21:50 +053084/*
85 * `pmc_final` function is native implementation of equivalent events performed by
86 * each FSP NotifyPhase() API invocations.
87 *
88 *
89 * Clear PMCON status bits (Global Reset/Power Failure/Host Reset Status bits)
90 *
91 * Perform the PMCON status bit clear operation from `.final`
92 * to cover any such chances where later boot stage requested a global
93 * reset and PMCON status bit remains set.
94 */
95static void pmc_final(struct device *dev)
96{
97 pmc_clear_pmcon_sts();
98}
99
Subrata Banik2153ea52017-11-22 15:38:19 +0530100static struct device_operations device_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100101 .read_resources = pch_pmc_read_resources,
102 .set_resources = pci_dev_set_resources,
103 .enable_resources = pci_dev_enable_resources,
104 .init = pmc_soc_init,
Subrata Banik6bbc91a2017-12-07 14:55:51 +0530105 .ops_pci = &pci_dev_ops_pci,
Nico Huber51b75ae2019-03-14 16:02:05 +0100106 .scan_bus = scan_static_bus,
Tim Wawrzynczak6c6eb652021-07-01 09:03:51 -0600107#if CONFIG(HAVE_ACPI_TABLES)
108 .acpi_fill_ssdt = pmc_fill_ssdt,
109#endif
Subrata Banikb3671ec2022-02-06 18:21:50 +0530110 .final = pmc_final,
Subrata Banik2153ea52017-11-22 15:38:19 +0530111};
112
113static const unsigned short pci_device_ids[] = {
Felix Singer43b7f412022-03-07 04:34:52 +0100114 PCI_DID_INTEL_DNV_PMC,
115 PCI_DID_INTEL_SPT_LP_PMC,
116 PCI_DID_INTEL_SPT_H_PMC,
117 PCI_DID_INTEL_LWB_PMC,
118 PCI_DID_INTEL_LWB_PMC_SUPER,
119 PCI_DID_INTEL_UPT_H_PMC,
120 PCI_DID_INTEL_APL_PMC,
121 PCI_DID_INTEL_GLK_PMC,
122 PCI_DID_INTEL_CNP_H_PMC,
123 PCI_DID_INTEL_ICP_PMC,
124 PCI_DID_INTEL_CMP_PMC,
125 PCI_DID_INTEL_CMP_H_PMC,
126 PCI_DID_INTEL_TGP_PMC,
127 PCI_DID_INTEL_TGP_H_PMC,
128 PCI_DID_INTEL_MCC_PMC,
129 PCI_DID_INTEL_JSP_PMC,
130 PCI_DID_INTEL_ADP_P_PMC,
131 PCI_DID_INTEL_ADP_S_PMC,
132 PCI_DID_INTEL_ADP_M_N_PMC,
Subrata Banik2153ea52017-11-22 15:38:19 +0530133 0
134};
135
Subrata Banik88852062018-01-10 10:51:50 +0530136static const struct pci_driver pch_pmc __pci_driver = {
Subrata Banik2153ea52017-11-22 15:38:19 +0530137 .ops = &device_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100138 .vendor = PCI_VID_INTEL,
Subrata Banik2153ea52017-11-22 15:38:19 +0530139 .devices = pci_device_ids,
140};