blob: 560ab9b2d85bf45108e26172e5ebfa61d05fc552 [file] [log] [blame]
Angel Pons0612b272020-04-05 15:46:56 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik2153ea52017-11-22 15:38:19 +05302
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02004#include <device/pci_ops.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05305#include <console/console.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05306#include <device/pci.h>
7#include <device/pci_ids.h>
Tim Wawrzynczak6c6eb652021-07-01 09:03:51 -06008#include <intelblocks/acpi.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05309#include <intelblocks/pmc.h>
10#include <soc/pci_devs.h>
11
Subrata Banik2153ea52017-11-22 15:38:19 +053012static void pch_pmc_add_new_resource(struct device *dev,
13 uint8_t offset, uintptr_t base, size_t size,
14 unsigned long flags)
15{
16 struct resource *res;
17 res = new_resource(dev, offset);
18 res->base = base;
19 res->size = size;
20 res->flags = flags;
21}
22
23static void pch_pmc_add_mmio_resources(struct device *dev,
24 const struct pmc_resource_config *cfg)
25{
26 pch_pmc_add_new_resource(dev, cfg->pwrmbase_offset,
27 cfg->pwrmbase_addr, cfg->pwrmbase_size,
28 IORESOURCE_MEM | IORESOURCE_ASSIGNED |
29 IORESOURCE_FIXED | IORESOURCE_RESERVE);
30}
31
32static void pch_pmc_add_io_resources(struct device *dev,
33 const struct pmc_resource_config *cfg)
34{
35 pch_pmc_add_new_resource(dev, cfg->abase_offset,
36 cfg->abase_addr, cfg->abase_size,
37 IORESOURCE_IO | IORESOURCE_ASSIGNED |
38 IORESOURCE_FIXED);
Julius Wernercd49cce2019-03-05 16:53:33 -080039 if (CONFIG(PMC_INVALID_READ_AFTER_WRITE)) {
Hannah Williams1177bf52017-12-13 12:44:26 -080040 /*
41 * The ACPI IO BAR (offset 0x20) is not PCI compliant. We've
42 * observed cases where the BAR reads back as 0, but the IO
43 * window is open. This also means that it will not respond
44 * to PCI probing.
45 */
46 pci_write_config16(dev, cfg->abase_offset, cfg->abase_addr);
47 /*
48 * In pci_dev_enable_resources, reading IO SPACE ACCESS bit in
49 * STATUSCOMMAND register does not read back the written
50 * value correctly, hence IO access gets disabled. This is
51 * seen in some PMC devices, hence this code makes sure
52 * IO access is available.
53 */
54 dev->command |= PCI_COMMAND_IO;
55 }
Subrata Banik2153ea52017-11-22 15:38:19 +053056}
57
58static void pch_pmc_read_resources(struct device *dev)
59{
60 struct pmc_resource_config pmc_cfg;
61 struct pmc_resource_config *config = &pmc_cfg;
62
63 if (pmc_soc_get_resources(config) < 0)
Keith Short15588b02019-05-09 11:40:34 -060064 die_with_post_code(POST_HW_INIT_FAILURE,
65 "Unable to get PMC controller resource information!");
Subrata Banik2153ea52017-11-22 15:38:19 +053066
67 /* Get the normal PCI resources of this device. */
68 pci_dev_read_resources(dev);
69
70 /* Add non-standard MMIO resources. */
71 pch_pmc_add_mmio_resources(dev, config);
72
73 /* Add IO resources. */
74 pch_pmc_add_io_resources(dev, config);
75}
76
Tim Wawrzynczak6c6eb652021-07-01 09:03:51 -060077static void pmc_fill_ssdt(const struct device *dev)
78{
79 if (CONFIG(SOC_INTEL_COMMON_BLOCK_ACPI_PEP))
80 generate_acpi_power_engine();
81}
82
Subrata Banik2153ea52017-11-22 15:38:19 +053083static struct device_operations device_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +010084 .read_resources = pch_pmc_read_resources,
85 .set_resources = pci_dev_set_resources,
86 .enable_resources = pci_dev_enable_resources,
87 .init = pmc_soc_init,
Subrata Banik6bbc91a2017-12-07 14:55:51 +053088 .ops_pci = &pci_dev_ops_pci,
Nico Huber51b75ae2019-03-14 16:02:05 +010089 .scan_bus = scan_static_bus,
Tim Wawrzynczak6c6eb652021-07-01 09:03:51 -060090#if CONFIG(HAVE_ACPI_TABLES)
91 .acpi_fill_ssdt = pmc_fill_ssdt,
92#endif
Subrata Banik2153ea52017-11-22 15:38:19 +053093};
94
95static const unsigned short pci_device_ids[] = {
96 PCI_DEVICE_ID_INTEL_SPT_LP_PMC,
V Sowmya7c150472018-01-23 14:44:45 +053097 PCI_DEVICE_ID_INTEL_SPT_H_PMC,
Maxim Polyakov571d07d2019-08-22 13:11:32 +030098 PCI_DEVICE_ID_INTEL_LWB_PMC,
99 PCI_DEVICE_ID_INTEL_LWB_PMC_SUPER,
Angel Ponsf530e362021-04-27 10:20:04 +0200100 PCI_DEVICE_ID_INTEL_UPT_H_PMC,
Subrata Banik2153ea52017-11-22 15:38:19 +0530101 PCI_DEVICE_ID_INTEL_APL_PMC,
102 PCI_DEVICE_ID_INTEL_GLK_PMC,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800103 PCI_DEVICE_ID_INTEL_CNP_H_PMC,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530104 PCI_DEVICE_ID_INTEL_ICP_PMC,
Ronak Kanabarda7ffb482019-02-05 01:51:13 +0530105 PCI_DEVICE_ID_INTEL_CMP_PMC,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800106 PCI_DEVICE_ID_INTEL_CMP_H_PMC,
Ravi Sarawadi6b5bf402019-10-21 22:25:04 -0700107 PCI_DEVICE_ID_INTEL_TGP_PMC,
Jeremy Soller191a8d72021-08-10 14:06:51 -0600108 PCI_DEVICE_ID_INTEL_TGP_H_PMC,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800109 PCI_DEVICE_ID_INTEL_MCC_PMC,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530110 PCI_DEVICE_ID_INTEL_JSP_PMC,
Subrata Banikf672f7f2020-08-03 14:29:25 +0530111 PCI_DEVICE_ID_INTEL_ADP_P_PMC,
112 PCI_DEVICE_ID_INTEL_ADP_S_PMC,
Varshit Pandyaf4d98fdd22021-01-17 18:39:29 +0530113 PCI_DEVICE_ID_INTEL_ADP_M_PMC,
Subrata Banik2153ea52017-11-22 15:38:19 +0530114 0
115};
116
Subrata Banik88852062018-01-10 10:51:50 +0530117static const struct pci_driver pch_pmc __pci_driver = {
Subrata Banik2153ea52017-11-22 15:38:19 +0530118 .ops = &device_ops,
119 .vendor = PCI_VENDOR_ID_INTEL,
120 .devices = pci_device_ids,
121};