blob: d466e3684bf20aad7fc1dcec4b403596c99707d1 [file] [log] [blame]
Angel Pons0612b272020-04-05 15:46:56 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Subrata Banik2153ea52017-11-22 15:38:19 +05303
4#include <arch/acpi.h>
5#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Subrata Banik2153ea52017-11-22 15:38:19 +05307#include <console/console.h>
8#include <cpu/x86/smm.h>
9#include <device/pci.h>
10#include <device/pci_ids.h>
11#include <intelblocks/pmc.h>
12#include <soc/pci_devs.h>
13
14/* SoC overrides */
15
16/* Fill up PMC resource structure inside SoC directory */
Aaron Durbin64031672018-04-21 14:45:32 -060017__weak int pmc_soc_get_resources(
Subrata Banik2153ea52017-11-22 15:38:19 +053018 struct pmc_resource_config *cfg)
19{
20 /* no-op */
21 return -1;
22}
23
24/* SoC override PMC initialization */
Aaron Durbin64031672018-04-21 14:45:32 -060025__weak void pmc_soc_init(struct device *dev)
Subrata Banik2153ea52017-11-22 15:38:19 +053026{
27 /* no-op */
28}
29
30static void pch_pmc_add_new_resource(struct device *dev,
31 uint8_t offset, uintptr_t base, size_t size,
32 unsigned long flags)
33{
34 struct resource *res;
35 res = new_resource(dev, offset);
36 res->base = base;
37 res->size = size;
38 res->flags = flags;
39}
40
41static void pch_pmc_add_mmio_resources(struct device *dev,
42 const struct pmc_resource_config *cfg)
43{
44 pch_pmc_add_new_resource(dev, cfg->pwrmbase_offset,
45 cfg->pwrmbase_addr, cfg->pwrmbase_size,
46 IORESOURCE_MEM | IORESOURCE_ASSIGNED |
47 IORESOURCE_FIXED | IORESOURCE_RESERVE);
48}
49
50static void pch_pmc_add_io_resources(struct device *dev,
51 const struct pmc_resource_config *cfg)
52{
53 pch_pmc_add_new_resource(dev, cfg->abase_offset,
54 cfg->abase_addr, cfg->abase_size,
55 IORESOURCE_IO | IORESOURCE_ASSIGNED |
56 IORESOURCE_FIXED);
Julius Wernercd49cce2019-03-05 16:53:33 -080057 if (CONFIG(PMC_INVALID_READ_AFTER_WRITE)) {
Hannah Williams1177bf52017-12-13 12:44:26 -080058 /*
59 * The ACPI IO BAR (offset 0x20) is not PCI compliant. We've
60 * observed cases where the BAR reads back as 0, but the IO
61 * window is open. This also means that it will not respond
62 * to PCI probing.
63 */
64 pci_write_config16(dev, cfg->abase_offset, cfg->abase_addr);
65 /*
66 * In pci_dev_enable_resources, reading IO SPACE ACCESS bit in
67 * STATUSCOMMAND register does not read back the written
68 * value correctly, hence IO access gets disabled. This is
69 * seen in some PMC devices, hence this code makes sure
70 * IO access is available.
71 */
72 dev->command |= PCI_COMMAND_IO;
73 }
Subrata Banik2153ea52017-11-22 15:38:19 +053074}
75
76static void pch_pmc_read_resources(struct device *dev)
77{
78 struct pmc_resource_config pmc_cfg;
79 struct pmc_resource_config *config = &pmc_cfg;
80
81 if (pmc_soc_get_resources(config) < 0)
Keith Short15588b02019-05-09 11:40:34 -060082 die_with_post_code(POST_HW_INIT_FAILURE,
83 "Unable to get PMC controller resource information!");
Subrata Banik2153ea52017-11-22 15:38:19 +053084
85 /* Get the normal PCI resources of this device. */
86 pci_dev_read_resources(dev);
87
88 /* Add non-standard MMIO resources. */
89 pch_pmc_add_mmio_resources(dev, config);
90
91 /* Add IO resources. */
92 pch_pmc_add_io_resources(dev, config);
93}
94
95void pmc_set_acpi_mode(void)
96{
Julius Wernercd49cce2019-03-05 16:53:33 -080097 if (CONFIG(HAVE_SMI_HANDLER) && !acpi_is_wakeup_s3()) {
Subrata Banik2153ea52017-11-22 15:38:19 +053098 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
99 outb(APM_CNT_ACPI_DISABLE, APM_CNT);
100 printk(BIOS_DEBUG, "done.\n");
101 }
102}
103
104static struct device_operations device_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100105 .read_resources = pch_pmc_read_resources,
106 .set_resources = pci_dev_set_resources,
107 .enable_resources = pci_dev_enable_resources,
108 .init = pmc_soc_init,
Subrata Banik6bbc91a2017-12-07 14:55:51 +0530109 .ops_pci = &pci_dev_ops_pci,
Nico Huber51b75ae2019-03-14 16:02:05 +0100110 .scan_bus = scan_static_bus,
Subrata Banik2153ea52017-11-22 15:38:19 +0530111};
112
113static const unsigned short pci_device_ids[] = {
114 PCI_DEVICE_ID_INTEL_SPT_LP_PMC,
V Sowmya7c150472018-01-23 14:44:45 +0530115 PCI_DEVICE_ID_INTEL_SPT_H_PMC,
Maxim Polyakov571d07d2019-08-22 13:11:32 +0300116 PCI_DEVICE_ID_INTEL_LWB_PMC,
117 PCI_DEVICE_ID_INTEL_LWB_PMC_SUPER,
V Sowmyaacc2a482018-01-23 15:27:23 +0530118 PCI_DEVICE_ID_INTEL_KBP_H_PMC,
Subrata Banik2153ea52017-11-22 15:38:19 +0530119 PCI_DEVICE_ID_INTEL_APL_PMC,
120 PCI_DEVICE_ID_INTEL_GLK_PMC,
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800121 PCI_DEVICE_ID_INTEL_CNP_H_PMC,
Aamir Bohra9eac0392018-06-30 12:07:04 +0530122 PCI_DEVICE_ID_INTEL_ICP_PMC,
Ronak Kanabarda7ffb482019-02-05 01:51:13 +0530123 PCI_DEVICE_ID_INTEL_CMP_PMC,
Gaggery Tsai12a651c2019-12-05 11:23:20 -0800124 PCI_DEVICE_ID_INTEL_CMP_H_PMC,
Ravi Sarawadi6b5bf402019-10-21 22:25:04 -0700125 PCI_DEVICE_ID_INTEL_TGP_PMC,
Tan, Lean Sheng26136092020-01-20 19:13:56 -0800126 PCI_DEVICE_ID_INTEL_MCC_PMC,
Meera Ravindranath3f4af0d2020-02-12 16:01:22 +0530127 PCI_DEVICE_ID_INTEL_JSP_PMC,
Subrata Banik2153ea52017-11-22 15:38:19 +0530128 0
129};
130
Subrata Banik88852062018-01-10 10:51:50 +0530131static const struct pci_driver pch_pmc __pci_driver = {
Subrata Banik2153ea52017-11-22 15:38:19 +0530132 .ops = &device_ops,
133 .vendor = PCI_VENDOR_ID_INTEL,
134 .devices = pci_device_ids,
135};