blob: d5a0a17f20a6b844b4d130b13b47f45a256cf8dd [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lijian Zhao2b074d92017-08-17 14:25:24 -07002
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Lijian Zhao2b074d92017-08-17 14:25:24 -07006#include <arch/smp/mpspec.h>
Patrick Georgi39c3d392019-04-23 12:27:22 +02007#include <console/console.h>
John Zhaodb3f0e32019-03-15 16:54:27 -07008#include <device/mmio.h>
9#include <device/pci_ops.h>
Lijian Zhao2b074d92017-08-17 14:25:24 -070010#include <intelblocks/cpulib.h>
11#include <intelblocks/pmclib.h>
12#include <intelblocks/acpi.h>
John Zhaodb3f0e32019-03-15 16:54:27 -070013#include <intelblocks/p2sb.h>
Lijian Zhao2b074d92017-08-17 14:25:24 -070014#include <soc/cpu.h>
15#include <soc/iomap.h>
16#include <soc/nvs.h>
17#include <soc/pci_devs.h>
18#include <soc/pm.h>
John Zhaodb3f0e32019-03-15 16:54:27 -070019#include <soc/systemagent.h>
Lijian Zhao2b074d92017-08-17 14:25:24 -070020
Elyes HAOUASc3385072019-03-21 15:38:06 +010021#include "chip.h"
22
Shaunak Saha95b61752017-10-04 23:08:40 -070023/*
24 * List of supported C-states in this processor.
25 */
26enum {
27 C_STATE_C0, /* 0 */
28 C_STATE_C1, /* 1 */
29 C_STATE_C1E, /* 2 */
30 C_STATE_C6_SHORT_LAT, /* 3 */
31 C_STATE_C6_LONG_LAT, /* 4 */
32 C_STATE_C7_SHORT_LAT, /* 5 */
33 C_STATE_C7_LONG_LAT, /* 6 */
34 C_STATE_C7S_SHORT_LAT, /* 7 */
35 C_STATE_C7S_LONG_LAT, /* 8 */
36 C_STATE_C8, /* 9 */
37 C_STATE_C9, /* 10 */
38 C_STATE_C10, /* 11 */
39 NUM_C_STATES
40};
41
Shaunak Saha95b61752017-10-04 23:08:40 -070042static const acpi_cstate_t cstate_map[NUM_C_STATES] = {
43 [C_STATE_C0] = {},
44 [C_STATE_C1] = {
45 .latency = 0,
46 .power = C1_POWER,
47 .resource = MWAIT_RES(0, 0),
48 },
49 [C_STATE_C1E] = {
50 .latency = 0,
51 .power = C1_POWER,
52 .resource = MWAIT_RES(0, 1),
53 },
54 [C_STATE_C6_SHORT_LAT] = {
55 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
56 .power = C6_POWER,
57 .resource = MWAIT_RES(2, 0),
58 },
59 [C_STATE_C6_LONG_LAT] = {
60 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
61 .power = C6_POWER,
62 .resource = MWAIT_RES(2, 1),
63 },
64 [C_STATE_C7_SHORT_LAT] = {
65 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
66 .power = C7_POWER,
67 .resource = MWAIT_RES(3, 0),
68 },
69 [C_STATE_C7_LONG_LAT] = {
70 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
71 .power = C7_POWER,
72 .resource = MWAIT_RES(3, 1),
73 },
74 [C_STATE_C7S_SHORT_LAT] = {
75 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
76 .power = C7_POWER,
77 .resource = MWAIT_RES(3, 2),
78 },
79 [C_STATE_C7S_LONG_LAT] = {
80 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
81 .power = C7_POWER,
82 .resource = MWAIT_RES(3, 3),
83 },
84 [C_STATE_C8] = {
85 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
86 .power = C8_POWER,
87 .resource = MWAIT_RES(4, 0),
88 },
89 [C_STATE_C9] = {
90 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
91 .power = C9_POWER,
92 .resource = MWAIT_RES(5, 0),
93 },
94 [C_STATE_C10] = {
95 .latency = C_STATE_LATENCY_FROM_LAT_REG(0),
96 .power = C10_POWER,
97 .resource = MWAIT_RES(6, 0),
98 },
99};
100
Ronak Kanabarc6c4d002019-01-30 18:53:14 +0530101static int cstate_set_non_s0ix[] = {
Shaunak Saha95b61752017-10-04 23:08:40 -0700102 C_STATE_C1E,
103 C_STATE_C6_LONG_LAT,
104 C_STATE_C7S_LONG_LAT
105};
106
Ronak Kanabarc6c4d002019-01-30 18:53:14 +0530107static int cstate_set_s0ix[] = {
Shaunak Saha95b61752017-10-04 23:08:40 -0700108 C_STATE_C1E,
109 C_STATE_C7S_LONG_LAT,
110 C_STATE_C10
111};
112
Angel Ponse9f10ff2021-10-17 13:28:23 +0200113const acpi_cstate_t *soc_get_cstate_map(size_t *entries)
Shaunak Saha95b61752017-10-04 23:08:40 -0700114{
115 static acpi_cstate_t map[MAX(ARRAY_SIZE(cstate_set_s0ix),
116 ARRAY_SIZE(cstate_set_non_s0ix))];
117 int *set;
118 int i;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300119
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300120 config_t *config = config_of_soc();
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300121
Shaunak Saha95b61752017-10-04 23:08:40 -0700122 int is_s0ix_enable = config->s0ix_enable;
123
124 if (is_s0ix_enable) {
125 *entries = ARRAY_SIZE(cstate_set_s0ix);
126 set = cstate_set_s0ix;
127 } else {
128 *entries = ARRAY_SIZE(cstate_set_non_s0ix);
129 set = cstate_set_non_s0ix;
130 }
131
132 for (i = 0; i < *entries; i++) {
Angel Pons14643b32021-10-17 13:21:05 +0200133 map[i] = cstate_map[set[i]];
Shaunak Saha95b61752017-10-04 23:08:40 -0700134 map[i].ctype = i + 1;
135 }
136 return map;
137}
138
139void soc_power_states_generation(int core_id, int cores_per_package)
140{
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300141 config_t *config = config_of_soc();
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300142
143 /* Generate P-state tables */
Shaunak Saha95b61752017-10-04 23:08:40 -0700144 if (config->eist_enable)
Shaunak Saha95b61752017-10-04 23:08:40 -0700145 generate_p_state_entries(core_id, cores_per_package);
146}
147
Lijian Zhao2b074d92017-08-17 14:25:24 -0700148void soc_fill_fadt(acpi_fadt_t *fadt)
149{
150 const uint16_t pmbase = ACPI_BASE_ADDRESS;
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300151 const struct soc_intel_cannonlake_config *config;
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300152 config = config_of_soc();
Lijian Zhao2b074d92017-08-17 14:25:24 -0700153
Meera Ravindranath48c78702019-12-12 10:37:49 +0530154 fadt->pm_tmr_blk = pmbase + PM1_TMR;
155 fadt->pm_tmr_len = 4;
Elyes HAOUAS04071f42020-07-20 17:05:24 +0200156 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Meera Ravindranath48c78702019-12-12 10:37:49 +0530157 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
158 fadt->x_pm_tmr_blk.bit_offset = 0;
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100159 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Meera Ravindranath48c78702019-12-12 10:37:49 +0530160 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
161 fadt->x_pm_tmr_blk.addrh = 0x0;
Lijian Zhao2b074d92017-08-17 14:25:24 -0700162
Duncan Laurie174ca432018-09-13 16:28:13 +0000163 if (config->s0ix_enable)
Vaibhav Shankar2da6ec42018-03-19 18:56:38 -0700164 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
Lijian Zhao2b074d92017-08-17 14:25:24 -0700165}
166uint32_t soc_read_sci_irq_select(void)
167{
Angel Ponsf585c6e2021-06-25 10:09:35 +0200168 return read32p(soc_read_pmc_base() + IRQ_REG);
Lijian Zhao2b074d92017-08-17 14:25:24 -0700169}
170
Kyösti Mälkkic2b0a4f2020-06-28 22:39:59 +0300171void soc_fill_gnvs(struct global_nvs *gnvs)
Lijian Zhao2b074d92017-08-17 14:25:24 -0700172{
Kyösti Mälkki28dc7dc2019-07-12 13:10:19 +0300173 const struct soc_intel_cannonlake_config *config;
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300174 config = config_of_soc();
Lijian Zhao2b074d92017-08-17 14:25:24 -0700175
Lijian Zhao2b074d92017-08-17 14:25:24 -0700176 /* Enable DPTF based on mainboard configuration */
177 gnvs->dpte = config->dptf_enable;
178
Lijian Zhao2b074d92017-08-17 14:25:24 -0700179 /* Set USB2/USB3 wake enable bitmaps. */
180 gnvs->u2we = config->usb2_wake_enable_bitmap;
181 gnvs->u3we = config->usb3_wake_enable_bitmap;
Subrata Banikb6df6b02020-01-03 15:29:02 +0530182
183 /* Fill in Above 4GB MMIO resource */
184 sa_fill_gnvs(gnvs);
Lijian Zhao2b074d92017-08-17 14:25:24 -0700185}
186
Lijian Zhao2b074d92017-08-17 14:25:24 -0700187int soc_madt_sci_irq_polarity(int sci)
188{
189 return MP_IRQ_POLARITY_HIGH;
190}
Lijian Zhao5ff742c2018-12-27 17:01:09 -0800191
John Zhaodb3f0e32019-03-15 16:54:27 -0700192static unsigned long soc_fill_dmar(unsigned long current)
193{
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300194 struct device *const igfx_dev = pcidev_path_on_root(SA_DEVFN_IGD);
John Zhaodb3f0e32019-03-15 16:54:27 -0700195 uint64_t gfxvtbar = MCHBAR64(GFXVTBAR) & VTBAR_MASK;
196 bool gfxvten = MCHBAR32(GFXVTBAR) & VTBAR_ENABLED;
Patrick Rudolpha9eec2c2020-07-28 12:05:17 +0200197 const bool emit_igd = igfx_dev && igfx_dev->enabled && gfxvtbar && gfxvten;
198 if (emit_igd) {
John Zhaodb3f0e32019-03-15 16:54:27 -0700199 unsigned long tmp = current;
200
201 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
202 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
203
204 acpi_dmar_drhd_fixup(tmp, current);
John Zhaodb3f0e32019-03-15 16:54:27 -0700205 }
206
Kyösti Mälkki903b40a2019-07-03 07:25:59 +0300207 struct device *const ipu_dev = pcidev_path_on_root(SA_DEVFN_IPU);
John Zhaodb3f0e32019-03-15 16:54:27 -0700208 uint64_t ipuvtbar = MCHBAR64(IPUVTBAR) & VTBAR_MASK;
209 bool ipuvten = MCHBAR32(IPUVTBAR) & VTBAR_ENABLED;
210
211 if (ipu_dev && ipu_dev->enabled && ipuvtbar && ipuvten) {
212 unsigned long tmp = current;
213
214 current += acpi_create_dmar_drhd(current, 0, 0, ipuvtbar);
215 current += acpi_create_dmar_ds_pci(current, 0, 5, 0);
216
217 acpi_dmar_drhd_fixup(tmp, current);
218 }
219
220 uint64_t vtvc0bar = MCHBAR64(VTVC0BAR) & VTBAR_MASK;
221 bool vtvc0en = MCHBAR32(VTVC0BAR) & VTBAR_ENABLED;
222
223 if (vtvc0bar && vtvc0en) {
224 const unsigned long tmp = current;
225
226 current += acpi_create_dmar_drhd(current,
227 DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
228 current += acpi_create_dmar_ds_ioapic(current,
229 2, V_P2SB_CFG_IBDF_BUS, V_P2SB_CFG_IBDF_DEV,
230 V_P2SB_CFG_IBDF_FUNC);
231 current += acpi_create_dmar_ds_msi_hpet(current,
232 0, V_P2SB_CFG_HBDF_BUS, V_P2SB_CFG_HBDF_DEV,
233 V_P2SB_CFG_HBDF_FUNC);
234
235 acpi_dmar_drhd_fixup(tmp, current);
236 }
237
Patrick Rudolpha9eec2c2020-07-28 12:05:17 +0200238 /* Add RMRR entry after all DRHD entries */
239 if (emit_igd) {
240 const unsigned long tmp = current;
241
242 current += acpi_create_dmar_rmrr(current, 0,
243 sa_get_gsm_base(), sa_get_tolud_base() - 1);
244 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
245 acpi_dmar_rmrr_fixup(tmp, current);
246 }
John Zhao1159a162019-04-22 10:45:51 -0700247
John Zhaodb3f0e32019-03-15 16:54:27 -0700248 return current;
249}
250
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700251unsigned long sa_write_acpi_tables(const struct device *dev, unsigned long current,
John Zhaodb3f0e32019-03-15 16:54:27 -0700252 struct acpi_rsdp *rsdp)
253{
254 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
255
256 /* Create DMAR table only if we have VT-d capability
257 * and FSP does not override its feature.
258 */
259 if ((pci_read_config32(dev, CAPID0_A) & VTD_DISABLE) ||
260 !(MCHBAR32(VTVC0BAR) & VTBAR_ENABLED))
261 return current;
262
263 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
264 acpi_create_dmar(dmar, DMAR_INTR_REMAP, soc_fill_dmar);
John Zhao1159a162019-04-22 10:45:51 -0700265
John Zhaodb3f0e32019-03-15 16:54:27 -0700266 current += dmar->header.length;
267 current = acpi_align_current(current);
268 acpi_add_table(rsdp, dmar);
269
270 return current;
271}