blob: 3a249e0419912da64f7b64879b1b390cd5022d47 [file] [log] [blame]
John Su8fff2972021-01-21 13:22:58 +08001/* SPDX-License-Identifier: GPL-2.0-only */
2
3/* Driver for BayHub Technology LV2 PCI to SD bridge */
4
5#include <console/console.h>
6#include <device/device.h>
7#include <device/path.h>
8#include <device/pci.h>
Tim Wawrzynczak3ee9bb02021-12-08 21:19:50 -07009#include <device/pciexp.h>
John Su8fff2972021-01-21 13:22:58 +080010#include <device/pci_ops.h>
11#include <device/pci_ids.h>
12#include "chip.h"
13#include "lv2.h"
14
Tim Wawrzynczak3ee9bb02021-12-08 21:19:50 -070015/*
16 * This chip has an errata where PCIe config space registers 0x234, 0x248, and
17 * 0x24C only support DWORD access, therefore reprogram these in the `finalize`
18 * callback.
19 */
20static void lv2_enable_ltr(struct device *dev)
21{
22 u16 max_snoop, max_nosnoop;
23 if (!pciexp_get_ltr_max_latencies(dev, &max_snoop, &max_nosnoop))
24 return;
25
26 const unsigned int ltr_cap = pciexp_find_extended_cap(dev, PCIE_EXT_CAP_LTR_ID);
27 if (!ltr_cap)
28 return;
29
30 pci_write_config32(dev, ltr_cap + PCI_LTR_MAX_SNOOP, (max_snoop << 16) | max_nosnoop);
31 printk(BIOS_INFO, "%s: Re-programmed LTR max latencies using chip-specific quirk\n",
32 dev_path(dev));
33}
34
Victor Ding80b2f232021-02-18 04:27:47 +000035static void lv2_enable(struct device *dev)
John Su8fff2972021-01-21 13:22:58 +080036{
37 struct drivers_generic_bayhub_lv2_config *config = dev->chip_info;
38 pci_dev_init(dev);
39
40 if (!config || !config->enable_power_saving)
41 return;
42 /*
43 * This procedure for enabling power-saving mode is from the
44 * BayHub BIOS Implementation Guideline document.
45 */
46 pci_write_config32(dev, LV2_PROTECT, LV2_PROTECT_OFF | LV2_PROTECT_LOCK_OFF);
47 pci_or_config32(dev, LV2_PCR_HEX_FC, LV2_PCIE_PHY_P1_ENABLE);
48 pci_update_config32(dev, LV2_PCR_HEX_E0, LV2_PCI_PM_L1_TIMER_MASK, LV2_PCI_PM_L1_TIMER);
49 pci_update_config32(dev, LV2_PCR_HEX_FC, LV2_ASPM_L1_TIMER_MASK, LV2_ASPM_L1_TIMER);
50 pci_or_config32(dev, LV2_PCR_HEX_A8, LV2_LTR_ENABLE);
51 pci_write_config32(dev, LV2_PCR_HEX_234, LV2_MAX_LATENCY_SETTING);
John Su8fff2972021-01-21 13:22:58 +080052 pci_update_config32(dev, LV2_PCR_HEX_3F4, LV2_L1_SUBSTATE_OPTIMISE_MASK,
53 LV2_L1_SUBSTATE_OPTIMISE);
John Su8fff2972021-01-21 13:22:58 +080054 pci_update_config32(dev, LV2_PCR_HEX_300, LV2_TUNING_WINDOW_MASK, LV2_TUNING_WINDOW);
55 pci_update_config32(dev, LV2_PCR_HEX_304, LV2_DRIVER_STRENGTH_MASK,
56 LV2_DRIVER_STRENGTH);
57 pci_update_config32(dev, LV2_PCR_HEX_308, LV2_RESET_DMA_DISABLE_MASK,
58 LV2_RESET_DMA_DISABLE);
John Su8fff2972021-01-21 13:22:58 +080059 pci_write_config32(dev, LV2_PROTECT, LV2_PROTECT_ON | LV2_PROTECT_LOCK_ON);
Victor Dinge0c2c062021-02-18 07:25:08 +000060 printk(BIOS_INFO, "BayHub LV2: Power-saving enabled\n");
John Su8fff2972021-01-21 13:22:58 +080061}
62
63static struct device_operations lv2_ops = {
64 .read_resources = pci_dev_read_resources,
65 .set_resources = pci_dev_set_resources,
66 .enable_resources = pci_dev_enable_resources,
67 .ops_pci = &pci_dev_ops_pci,
Victor Ding80b2f232021-02-18 04:27:47 +000068 .enable = lv2_enable,
Tim Wawrzynczak3ee9bb02021-12-08 21:19:50 -070069 .final = lv2_enable_ltr,
John Su8fff2972021-01-21 13:22:58 +080070};
71
72static const unsigned short pci_device_ids[] = {
Felix Singer43b7f412022-03-07 04:34:52 +010073 PCI_DID_O2_LV2,
John Su8fff2972021-01-21 13:22:58 +080074 0
75};
76
77static const struct pci_driver bayhub_lv2 __pci_driver = {
78 .ops = &lv2_ops,
Felix Singer43b7f412022-03-07 04:34:52 +010079 .vendor = PCI_VID_O2,
John Su8fff2972021-01-21 13:22:58 +080080 .devices = pci_device_ids,
81};
82
83struct chip_operations drivers_generic_bayhub_lv2_ops = {
84 CHIP_NAME("BayHub Technology LV2 PCIe to SD bridge")
85};