blob: 190f3ffddcdfc71f078326dd3fb7463b3c52738f [file] [log] [blame]
Angel Pons16f6aa82020-04-05 15:47:21 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik91e89c52019-11-01 18:30:01 +05302
3/*
4 * This file is created based on Intel Tiger Lake Processor PCH Datasheet
5 * Document number: 575857
6 * Chapter number: 4
7 */
8
Tim Wawrzynczak7729b292020-05-14 16:21:09 -06009#include <acpi/acpigen.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053010#include <console/console.h>
11#include <device/mmio.h>
12#include <device/device.h>
Tim Wawrzynczakc7854b02020-05-18 13:43:19 -060013#include <drivers/intel/pmc_mux/chip.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053014#include <intelblocks/pmc.h>
15#include <intelblocks/pmclib.h>
Duncan Lauriee997d852020-10-10 00:18:08 +000016#include <intelblocks/pmc_ipc.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053017#include <intelblocks/rtc.h>
18#include <soc/pci_devs.h>
19#include <soc/pm.h>
20#include <soc/soc_chip.h>
Kane Chen3aee3ad2021-05-04 09:53:38 +080021#include <bootstate.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053022
Tim Wawrzynczak7729b292020-05-14 16:21:09 -060023#define PMC_HID "INTC1026"
24
Duncan Laurie52688072020-04-29 12:19:50 -070025enum pch_pmc_xtal pmc_get_xtal_freq(void)
26{
27 uint8_t *const pmcbase = pmc_mmio_regs();
28
29 return PCH_EPOC_XTAL_FREQ(read32(pmcbase + PCH_PMC_EPOC));
30}
31
Subrata Banik91e89c52019-11-01 18:30:01 +053032static void config_deep_sX(uint32_t offset, uint32_t mask, int sx, int enable)
33{
34 uint32_t reg;
35 uint8_t *pmcbase = pmc_mmio_regs();
36
37 printk(BIOS_DEBUG, "%sabling Deep S%c\n",
38 enable ? "En" : "Dis", sx + '0');
39 reg = read32(pmcbase + offset);
40 if (enable)
41 reg |= mask;
42 else
43 reg &= ~mask;
44 write32(pmcbase + offset, reg);
45}
46
47static void config_deep_s5(int on_ac, int on_dc)
48{
49 /* Treat S4 the same as S5. */
50 config_deep_sX(S4_PWRGATE_POL, S4AC_GATE_SUS, 4, on_ac);
51 config_deep_sX(S4_PWRGATE_POL, S4DC_GATE_SUS, 4, on_dc);
52 config_deep_sX(S5_PWRGATE_POL, S5AC_GATE_SUS, 5, on_ac);
53 config_deep_sX(S5_PWRGATE_POL, S5DC_GATE_SUS, 5, on_dc);
54}
55
56static void config_deep_s3(int on_ac, int on_dc)
57{
58 config_deep_sX(S3_PWRGATE_POL, S3AC_GATE_SUS, 3, on_ac);
59 config_deep_sX(S3_PWRGATE_POL, S3DC_GATE_SUS, 3, on_dc);
60}
61
62static void config_deep_sx(uint32_t deepsx_config)
63{
64 uint32_t reg;
65 uint8_t *pmcbase = pmc_mmio_regs();
66
67 reg = read32(pmcbase + DSX_CFG);
68 reg &= ~DSX_CFG_MASK;
69 reg |= deepsx_config;
70 write32(pmcbase + DSX_CFG, reg);
71}
72
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -060073static void pmc_init(struct device *dev)
Subrata Banik91e89c52019-11-01 18:30:01 +053074{
75 const config_t *config = config_of_soc();
76
77 rtc_init();
78
79 pmc_set_power_failure_state(true);
80 pmc_gpe_init();
81
Subrata Banik91e89c52019-11-01 18:30:01 +053082 config_deep_s3(config->deep_s3_enable_ac, config->deep_s3_enable_dc);
83 config_deep_s5(config->deep_s5_enable_ac, config->deep_s5_enable_dc);
84 config_deep_sx(config->deep_sx_config);
85}
86
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -060087static void soc_pmc_read_resources(struct device *dev)
88{
89 struct resource *res;
90
91 /* Add the fixed MMIO resource */
92 mmio_resource(dev, 0, PCH_PWRM_BASE_ADDRESS / KiB, PCH_PWRM_BASE_SIZE / KiB);
93
94 /* Add the fixed I/O resource */
95 res = new_resource(dev, 1);
96 res->base = (resource_t)ACPI_BASE_ADDRESS;
97 res->size = (resource_t)ACPI_BASE_SIZE;
98 res->limit = res->base + res->size - 1;
99 res->flags = IORESOURCE_IO | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
100}
101
Tim Wawrzynczak7729b292020-05-14 16:21:09 -0600102static void soc_pmc_fill_ssdt(const struct device *dev)
103{
John Zhao3d6066e2020-06-26 09:38:04 -0700104 const char *scope = acpi_device_scope(dev);
105 const char *name = acpi_device_name(dev);
106 if (!scope || !name)
107 return;
108
109 acpigen_write_scope(scope);
110 acpigen_write_device(name);
Tim Wawrzynczak7729b292020-05-14 16:21:09 -0600111
112 acpigen_write_name_string("_HID", PMC_HID);
113 acpigen_write_name_string("_DDN", "Intel(R) Tiger Lake IPC Controller");
114
115 /*
116 * Part of the PCH's reserved 32 MB MMIO range (0xFC800000 - 0xFE7FFFFF).
117 * The PMC gets 0xFE000000 - 0xFE00FFFF.
118 */
119 acpigen_write_name("_CRS");
120 acpigen_write_resourcetemplate_header();
121 acpigen_write_mem32fixed(1, PCH_PWRM_BASE_ADDRESS, PCH_PWRM_BASE_SIZE);
122 acpigen_write_resourcetemplate_footer();
123
Duncan Lauriee997d852020-10-10 00:18:08 +0000124 /* Define IPC Write Method */
125 if (CONFIG(PMC_IPC_ACPI_INTERFACE))
126 pmc_ipc_acpi_fill_ssdt();
127
Tim Wawrzynczak7729b292020-05-14 16:21:09 -0600128 acpigen_pop_len(); /* PMC Device */
129 acpigen_pop_len(); /* Scope */
130
131 printk(BIOS_INFO, "%s: %s at %s\n", acpi_device_path(dev), dev->chip_ops->name,
132 dev_path(dev));
133}
134
William Wei9f6622f2020-06-22 13:30:37 +0800135static void soc_acpi_mode_init(struct device *dev)
136{
137 /*
138 * pmc_set_acpi_mode() should be delayed until BS_DEV_INIT in order
139 * to ensure the ordering does not break the assumptions that other
140 * drivers make about ACPI mode (e.g. Chrome EC). Since it disables
141 * ACPI mode, other drivers may take different actions based on this
142 * (e.g. Chrome EC will flush any pending hostevent bits). Because
143 * TGL has its PMC device available for device_operations, it can be
144 * done from the "ops->init" callback.
145 */
146 pmc_set_acpi_mode();
147}
148
Kane Chen3aee3ad2021-05-04 09:53:38 +0800149static void pm1_enable_pwrbtn_smi(void *unused)
150{
151 /* Enable power button SMI after BS_DEV_INIT_CHIPS (FSP-S) is done. */
152 pmc_update_pm1_enable(PWRBTN_EN);
153}
154
155BOOT_STATE_INIT_ENTRY(BS_DEV_INIT_CHIPS, BS_ON_EXIT, pm1_enable_pwrbtn_smi, NULL);
156
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600157struct device_operations pmc_ops = {
158 .read_resources = soc_pmc_read_resources,
159 .set_resources = noop_set_resources,
William Wei9f6622f2020-06-22 13:30:37 +0800160 .init = soc_acpi_mode_init,
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600161 .enable = pmc_init,
Tim Wawrzynczak7729b292020-05-14 16:21:09 -0600162#if CONFIG(HAVE_ACPI_TABLES)
163 .acpi_fill_ssdt = soc_pmc_fill_ssdt,
164#endif
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600165 .scan_bus = scan_static_bus,
166};