blob: 4bc0af762f323f21590920ab8e538558a65dbe12 [file] [log] [blame]
Subrata Banik2871e0e2020-09-27 11:30:58 +05301/* SPDX-License-Identifier: GPL-2.0-only */
2
3/*
4 * This file is created based on Intel Alder Lake Processor CPU Datasheet
5 * Document number: 619501
6 * Chapter number: 14
7 */
8
Subrata Banik2871e0e2020-09-27 11:30:58 +05309#include <console/console.h>
10#include <device/pci.h>
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -060011#include <device/pci_ids.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053012#include <cpu/x86/mp.h>
13#include <cpu/x86/msr.h>
14#include <cpu/intel/smm_reloc.h>
15#include <cpu/intel/turbo.h>
Michael Niewöhner10ae1cf2020-10-11 14:05:32 +020016#include <cpu/intel/common/common.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053017#include <fsp/api.h>
18#include <intelblocks/cpulib.h>
19#include <intelblocks/mp_init.h>
20#include <intelblocks/msr.h>
Sridhar Siricilla23e2cde2022-01-14 19:20:15 +053021#include <intelblocks/acpi.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053022#include <soc/cpu.h>
23#include <soc/msr.h>
24#include <soc/pci_devs.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053025#include <soc/soc_chip.h>
Felix Heldd27ef5b2021-10-20 20:18:12 +020026#include <types.h>
Subrata Banik2871e0e2020-09-27 11:30:58 +053027
Sridhar Siricilla23e2cde2022-01-14 19:20:15 +053028enum alderlake_model {
29 ADL_MODEL_P_M = 0x9A,
30 ADL_MODEL_N = 0xBE,
31};
32
Subrata Banik56ab8e22022-01-07 13:40:19 +000033bool cpu_soc_is_in_untrusted_mode(void)
34{
35 msr_t msr;
36
37 msr = rdmsr(MSR_BIOS_DONE);
38 return !!(msr.lo & ENABLE_IA_UNTRUSTED);
39}
40
Subrata Banik37a55d12022-05-30 18:11:12 +000041void cpu_soc_bios_done(void)
42{
43 msr_t msr;
44
45 msr = rdmsr(MSR_BIOS_DONE);
46 msr.lo |= ENABLE_IA_UNTRUSTED;
47 wrmsr(MSR_BIOS_DONE, msr);
48}
49
Subrata Banik2871e0e2020-09-27 11:30:58 +053050static void soc_fsp_load(void)
51{
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +020052 fsps_load();
Subrata Banik2871e0e2020-09-27 11:30:58 +053053}
54
Subrata Banik2871e0e2020-09-27 11:30:58 +053055static void configure_misc(void)
56{
57 msr_t msr;
58
Tim Wawrzynczakb0d3a012021-12-02 16:19:29 -070059 const config_t *conf = config_of_soc();
Subrata Banik2871e0e2020-09-27 11:30:58 +053060
61 msr = rdmsr(IA32_MISC_ENABLE);
62 msr.lo |= (1 << 0); /* Fast String enable */
63 msr.lo |= (1 << 3); /* TM1/TM2/EMTTM enable */
64 wrmsr(IA32_MISC_ENABLE, msr);
65
66 /* Set EIST status */
67 cpu_set_eist(conf->eist_enable);
68
69 /* Disable Thermal interrupts */
70 msr.lo = 0;
71 msr.hi = 0;
72 wrmsr(IA32_THERM_INTERRUPT, msr);
73
74 /* Enable package critical interrupt only */
75 msr.lo = 1 << 4;
76 msr.hi = 0;
77 wrmsr(IA32_PACKAGE_THERM_INTERRUPT, msr);
78
Jeremy Compostella117770d2022-07-21 15:40:03 -070079 /* Enable PROCHOT and Energy/Performance Bias control */
Subrata Banik2871e0e2020-09-27 11:30:58 +053080 msr = rdmsr(MSR_POWER_CTL);
Angel Pons4d794bd2021-10-11 14:00:54 +020081 msr.lo |= (1 << 0); /* Enable Bi-directional PROCHOT as an input */
Subrata Banik2871e0e2020-09-27 11:30:58 +053082 msr.lo |= (1 << 23); /* Lock it */
Jeremy Compostella117770d2022-07-21 15:40:03 -070083 msr.lo |= (1 << 18); /* Energy/Performance Bias control */
Subrata Banik2871e0e2020-09-27 11:30:58 +053084 wrmsr(MSR_POWER_CTL, msr);
85}
86
Sridhar Siricilla23e2cde2022-01-14 19:20:15 +053087enum core_type get_soc_cpu_type(void)
88{
89 struct cpuinfo_x86 cpuinfo;
90
91 if (cpu_is_hybrid_supported())
92 return cpu_get_cpu_type();
93
94 get_fms(&cpuinfo, cpuid_eax(1));
95
96 if (cpuinfo.x86 == 0x6 && cpuinfo.x86_model == ADL_MODEL_N)
97 return CPUID_CORE_TYPE_INTEL_ATOM;
98 else
99 return CPUID_CORE_TYPE_INTEL_CORE;
100}
101
Sridahr Siricilla73b90c62021-11-11 01:10:16 +0530102void soc_get_scaling_factor(u16 *big_core_scal_factor, u16 *small_core_scal_factor)
103{
104 *big_core_scal_factor = 127;
105 *small_core_scal_factor = 100;
106}
107
108bool soc_is_nominal_freq_supported(void)
109{
110 return true;
111}
112
Subrata Banik2871e0e2020-09-27 11:30:58 +0530113/* All CPUs including BSP will run the following function. */
114void soc_core_init(struct device *cpu)
115{
116 /* Clear out pending MCEs */
117 /* TODO(adurbin): This should only be done on a cold boot. Also, some
118 * of these banks are core vs package scope. For now every CPU clears
119 * every bank. */
120 mca_configure();
121
Subrata Banik2871e0e2020-09-27 11:30:58 +0530122 enable_lapic_tpr();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530123
124 /* Configure Enhanced SpeedStep and Thermal Sensors */
125 configure_misc();
126
Subrata Banik2871e0e2020-09-27 11:30:58 +0530127 enable_pm_timer_emulation();
128
129 /* Enable Direct Cache Access */
130 configure_dca_cap();
131
Jeremy Compostellacd6a2ad2022-07-21 14:08:08 -0700132 /* Set energy policy. The "normal" EPB (6) is not suitable for Alder
133 * Lake or Raptor Lake CPUs, as this results in higher uncore power. */
134 set_energy_perf_bias(7);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530135
Cliff Huang0bb22252022-03-07 18:42:13 -0800136 const config_t *conf = config_of_soc();
137 /* Set energy-performance preference */
138 if (conf->enable_energy_perf_pref)
139 if (check_energy_perf_cap())
140 set_energy_perf_pref(conf->energy_perf_pref_value);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530141 /* Enable Turbo */
142 enable_turbo();
Subrata Banik069b6d02022-08-15 16:38:49 +0530143
Subrata Banik766bd002022-08-23 19:29:07 +0530144 if (CONFIG(INTEL_TME) && is_tme_supported())
Subrata Banik069b6d02022-08-15 16:38:49 +0530145 set_tme_core_activate();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530146}
147
148static void per_cpu_smm_trigger(void)
149{
150 /* Relocate the SMM handler. */
151 smm_relocate();
152}
153
Cliff Huang0bb22252022-03-07 18:42:13 -0800154static void pre_mp_init(void)
155{
156 soc_fsp_load();
157
158 const config_t *conf = config_of_soc();
159 if (conf->enable_energy_perf_pref) {
160 if (check_energy_perf_cap())
161 enable_energy_perf_pref();
162 else
163 printk(BIOS_WARNING, "Energy Performance Preference not supported!\n");
164 }
165}
166
Subrata Banik2871e0e2020-09-27 11:30:58 +0530167static void post_mp_init(void)
168{
169 /* Set Max Ratio */
170 cpu_set_max_ratio();
171
172 /*
Kane Chen3aee3ad2021-05-04 09:53:38 +0800173 * 1. Now that all APs have been relocated as well as the BSP let SMIs
Subrata Banik2871e0e2020-09-27 11:30:58 +0530174 * start flowing.
Kane Chen3aee3ad2021-05-04 09:53:38 +0800175 * 2. Skip enabling power button SMI and enable it after BS_CHIPS_INIT
176 * to avoid shutdown hang due to lack of init on certain IP in FSP-S.
Subrata Banik2871e0e2020-09-27 11:30:58 +0530177 */
Kane Chen3aee3ad2021-05-04 09:53:38 +0800178 global_smi_enable_no_pwrbtn();
Subrata Banik2871e0e2020-09-27 11:30:58 +0530179}
180
181static const struct mp_ops mp_ops = {
182 /*
183 * Skip Pre MP init MTRR programming as MTRRs are mirrored from BSP,
184 * that are set prior to ramstage.
185 * Real MTRRs programming are being done after resource allocation.
186 */
Cliff Huang0bb22252022-03-07 18:42:13 -0800187 .pre_mp_init = pre_mp_init,
Subrata Banik2871e0e2020-09-27 11:30:58 +0530188 .get_cpu_count = get_cpu_count,
189 .get_smm_info = smm_info,
190 .get_microcode_info = get_microcode_info,
191 .pre_mp_smm_init = smm_initialize,
192 .per_cpu_smm_trigger = per_cpu_smm_trigger,
193 .relocation_handler = smm_relocation_handler,
194 .post_mp_init = post_mp_init,
195};
196
197void soc_init_cpus(struct bus *cpu_bus)
198{
Felix Held4dd7d112021-10-20 23:31:43 +0200199 /* TODO: Handle mp_init_with_smm failure? */
200 mp_init_with_smm(cpu_bus, &mp_ops);
Subrata Banik2871e0e2020-09-27 11:30:58 +0530201
202 /* Thermal throttle activation offset */
203 configure_tcc_thermal_target();
204}
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -0600205
206enum adl_cpu_type get_adl_cpu_type(void)
207{
208 const uint16_t adl_m_mch_ids[] = {
Felix Singer43b7f412022-03-07 04:34:52 +0100209 PCI_DID_INTEL_ADL_M_ID_1,
210 PCI_DID_INTEL_ADL_M_ID_2,
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -0600211 };
212 const uint16_t adl_p_mch_ids[] = {
Felix Singer43b7f412022-03-07 04:34:52 +0100213 PCI_DID_INTEL_ADL_P_ID_1,
214 PCI_DID_INTEL_ADL_P_ID_3,
215 PCI_DID_INTEL_ADL_P_ID_4,
216 PCI_DID_INTEL_ADL_P_ID_5,
217 PCI_DID_INTEL_ADL_P_ID_6,
218 PCI_DID_INTEL_ADL_P_ID_7,
219 PCI_DID_INTEL_ADL_P_ID_8,
220 PCI_DID_INTEL_ADL_P_ID_9,
221 PCI_DID_INTEL_ADL_P_ID_10
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -0600222 };
223 const uint16_t adl_s_mch_ids[] = {
Felix Singer43b7f412022-03-07 04:34:52 +0100224 PCI_DID_INTEL_ADL_S_ID_1,
225 PCI_DID_INTEL_ADL_S_ID_2,
226 PCI_DID_INTEL_ADL_S_ID_3,
227 PCI_DID_INTEL_ADL_S_ID_4,
228 PCI_DID_INTEL_ADL_S_ID_5,
229 PCI_DID_INTEL_ADL_S_ID_6,
230 PCI_DID_INTEL_ADL_S_ID_7,
231 PCI_DID_INTEL_ADL_S_ID_8,
232 PCI_DID_INTEL_ADL_S_ID_9,
233 PCI_DID_INTEL_ADL_S_ID_10,
234 PCI_DID_INTEL_ADL_S_ID_11,
235 PCI_DID_INTEL_ADL_S_ID_12,
236 PCI_DID_INTEL_ADL_S_ID_13,
237 PCI_DID_INTEL_ADL_S_ID_14,
238 PCI_DID_INTEL_ADL_S_ID_15,
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -0600239 };
240
Usha P93f50b32021-12-02 14:18:10 +0530241 const uint16_t adl_n_mch_ids[] = {
Felix Singer43b7f412022-03-07 04:34:52 +0100242 PCI_DID_INTEL_ADL_N_ID_1,
243 PCI_DID_INTEL_ADL_N_ID_2,
244 PCI_DID_INTEL_ADL_N_ID_3,
245 PCI_DID_INTEL_ADL_N_ID_4,
Usha P93f50b32021-12-02 14:18:10 +0530246 };
247
Bora Guvendika15b25f2022-02-28 14:43:49 -0800248 const uint16_t rpl_p_mch_ids[] = {
249 PCI_DID_INTEL_RPL_P_ID_1,
250 PCI_DID_INTEL_RPL_P_ID_2,
zhixingma529a64b2022-06-13 15:06:27 -0700251 PCI_DID_INTEL_RPL_P_ID_3,
Lawrence Chang0a5da512022-10-19 14:38:41 +0800252 PCI_DID_INTEL_RPL_P_ID_4,
Marx Wang39ede0a2022-12-20 10:48:33 +0800253 PCI_DID_INTEL_RPL_P_ID_5,
Bora Guvendika15b25f2022-02-28 14:43:49 -0800254 };
255
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -0600256 const uint16_t mchid = pci_s_read_config16(PCI_DEV(0, PCI_SLOT(SA_DEVFN_ROOT),
257 PCI_FUNC(SA_DEVFN_ROOT)),
258 PCI_DEVICE_ID);
259
260 for (size_t i = 0; i < ARRAY_SIZE(adl_p_mch_ids); i++) {
261 if (adl_p_mch_ids[i] == mchid)
262 return ADL_P;
263 }
264
265 for (size_t i = 0; i < ARRAY_SIZE(adl_m_mch_ids); i++) {
266 if (adl_m_mch_ids[i] == mchid)
267 return ADL_M;
268 }
269
270 for (size_t i = 0; i < ARRAY_SIZE(adl_s_mch_ids); i++) {
271 if (adl_s_mch_ids[i] == mchid)
272 return ADL_S;
273 }
274
Usha P93f50b32021-12-02 14:18:10 +0530275 for (size_t i = 0; i < ARRAY_SIZE(adl_n_mch_ids); i++) {
276 if (adl_n_mch_ids[i] == mchid)
277 return ADL_N;
278 }
279
Bora Guvendika15b25f2022-02-28 14:43:49 -0800280 for (size_t i = 0; i < ARRAY_SIZE(rpl_p_mch_ids); i++) {
281 if (rpl_p_mch_ids[i] == mchid)
282 return RPL_P;
283 }
284
Tim Wawrzynczak6cf79d92021-07-30 10:37:55 -0600285 return ADL_UNKNOWN;
286}
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600287
288uint8_t get_supported_lpm_mask(void)
289{
290 enum adl_cpu_type type = get_adl_cpu_type();
291 switch (type) {
292 case ADL_M: /* fallthrough */
Usha P93f50b32021-12-02 14:18:10 +0530293 case ADL_N:
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600294 case ADL_P:
Bora Guvendika15b25f2022-02-28 14:43:49 -0800295 case RPL_P:
Tim Wawrzynczake2b8f302021-07-19 15:35:47 -0600296 return LPM_S0i2_0 | LPM_S0i3_0;
297 case ADL_S:
298 return LPM_S0i2_0 | LPM_S0i2_1;
299 default:
300 printk(BIOS_ERR, "Unknown ADL CPU type: %d\n", type);
301 return 0;
302 }
303}