blob: 99888fa2ae6d0edff606b4ccadc57e038936e650 [file] [log] [blame]
Kyösti Mälkkicb08e162013-10-15 17:19:41 +03001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030014 */
15
16#define __SIMPLE_DEVICE__
17
Kyösti Mälkkia963acd2019-08-16 20:34:25 +030018#include <arch/romstage.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020019#include <device/pci_ops.h>
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030020#include <cbmem.h>
Kyösti Mälkkif091f4d2019-08-14 03:49:21 +030021#include <cpu/intel/smm_reloc.h>
Kyösti Mälkkibfca6702016-07-22 22:48:35 +030022#include <cpu/x86/mtrr.h>
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030023#include <cpu/x86/smm.h>
Kyösti Mälkkibfca6702016-07-22 22:48:35 +030024#include <program_loading.h>
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030025#include "sandybridge.h"
26
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020027static uintptr_t smm_region_start(void)
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030028{
29 /* Base of TSEG is top of usable DRAM */
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020030 uintptr_t tom = pci_read_config32(PCI_DEV(0,0,0), TSEG);
31 return tom;
32}
33
Arthur Heymans340e4b82019-10-23 17:25:58 +020034void *cbmem_top_chipset(void)
Kyösti Mälkkif1e3c762014-12-22 12:28:07 +020035{
36 return (void *) smm_region_start();
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030037}
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030038
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030039static uintptr_t northbridge_get_tseg_base(void)
Kyösti Mälkkif6c20682019-08-02 06:14:50 +030040{
41 return ALIGN_DOWN(smm_region_start(), 1*MiB);
42}
43
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030044static size_t northbridge_get_tseg_size(void)
Kyösti Mälkkif6c20682019-08-02 06:14:50 +030045{
46 return CONFIG_SMM_TSEG_SIZE;
47}
48
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030049void smm_region(uintptr_t *start, size_t *size)
Kyösti Mälkkif6c20682019-08-02 06:14:50 +030050{
Kyösti Mälkkid53fd702019-08-14 06:25:55 +030051 *start = northbridge_get_tseg_base();
52 *size = northbridge_get_tseg_size();
Kyösti Mälkkif6c20682019-08-02 06:14:50 +030053}
54
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030055void fill_postcar_frame(struct postcar_frame *pcf)
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030056{
Kyösti Mälkkib84c8332016-12-01 10:48:43 +020057 uintptr_t top_of_ram;
Kyösti Mälkkibfca6702016-07-22 22:48:35 +030058
Kyösti Mälkkib84c8332016-12-01 10:48:43 +020059 top_of_ram = (uintptr_t)cbmem_top();
Kyösti Mälkkibfca6702016-07-22 22:48:35 +030060 /* Cache 8MiB below the top of ram. On sandybridge systems the top of
61 * ram under 4GiB is the start of the TSEG region. It is required to
62 * be 8MiB aligned. Set this area as cacheable so it can be used later
63 * for ramstage before setting up the entire RAM as cacheable. */
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030064 postcar_frame_add_mtrr(pcf, top_of_ram - 8*MiB, 8*MiB, MTRR_TYPE_WRBACK);
Kyösti Mälkkibfca6702016-07-22 22:48:35 +030065
66 /* Cache 8MiB at the top of ram. Top of ram on sandybridge systems
67 * is where the TSEG region resides. However, it is not restricted
68 * to SMM mode until SMM has been relocated. By setting the region
69 * to cacheable it provides faster access when relocating the SMM
70 * handler as well as using the TSEG region for other purposes. */
Kyösti Mälkki5bc641a2019-08-09 09:37:49 +030071 postcar_frame_add_mtrr(pcf, top_of_ram, 8*MiB, MTRR_TYPE_WRBACK);
Kyösti Mälkkia4ffe9d2016-06-27 13:24:11 +030072}