blob: b30c48cd80b108e78614a27c0cd1256078574c64 [file] [log] [blame]
Stefan Reinauer8e073822012-04-04 00:07:22 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
Duncan Laurieb9fe01c2012-04-27 10:30:51 -07005 * Copyright (C) 2012 The Chromium OS Authors. All rights reserved.
Stefan Reinauer8e073822012-04-04 00:07:22 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer8e073822012-04-04 00:07:22 +020015 */
16
17#ifndef SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
18#define SOUTHBRIDGE_INTEL_BD82X6X_PCH_H
19
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070020/* PCH types */
21#define PCH_TYPE_CPT 0x1c /* CougarPoint */
22#define PCH_TYPE_PPT 0x1e /* IvyBridge */
23
Stefan Reinauer8e073822012-04-04 00:07:22 +020024/* PCH stepping values for LPC device */
25#define PCH_STEP_A0 0
26#define PCH_STEP_A1 1
27#define PCH_STEP_B0 2
28#define PCH_STEP_B1 3
29#define PCH_STEP_B2 4
30#define PCH_STEP_B3 5
31
32/*
33 * It does not matter where we put the SMBus I/O base, as long as we
34 * keep it consistent and don't interfere with other devices. Stage2
35 * will relocate this anyways.
36 * Our solution is to have SMB initialization move the I/O to SMBUS_IO_BASE
37 * again. But handling static BARs is a generic problem that should be
38 * solved in the device allocator.
39 */
40#define SMBUS_IO_BASE 0x0400
41#define SMBUS_SLAVE_ADDR 0x24
42/* TODO Make sure these don't get changed by stage2 */
43#define DEFAULT_GPIOBASE 0x0480
44#define DEFAULT_PMBASE 0x0500
45
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080046#ifndef __ACPI__
47#define DEFAULT_RCBA ((u8 *)0xfed1c000)
48#else
Stefan Reinauer8e073822012-04-04 00:07:22 +020049#define DEFAULT_RCBA 0xfed1c000
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080050#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020051
52#ifndef __ACPI__
53#define DEBUG_PERIODIC_SMIS 0
54
55#if defined (__SMM__) && !defined(__ASSEMBLER__)
56void intel_pch_finalize_smm(void);
57#endif
58
Stefan Reinauer3f5f6d82013-05-07 20:35:29 +020059#if !defined(__ASSEMBLER__)
Marc Jones783f2262013-02-11 14:36:35 -070060#if !defined(__PRE_RAM__)
61#if !defined(__SMM__)
Stefan Reinauer8e073822012-04-04 00:07:22 +020062#include "chip.h"
Marc Jones783f2262013-02-11 14:36:35 -070063void pch_enable(device_t dev);
64#endif
Stefan Reinauer8e073822012-04-04 00:07:22 +020065int pch_silicon_revision(void);
Duncan Laurieb9fe01c2012-04-27 10:30:51 -070066int pch_silicon_type(void);
67int pch_silicon_supported(int type, int rev);
Stefan Reinauer8e073822012-04-04 00:07:22 +020068void pch_iobp_update(u32 address, u32 andvalue, u32 orvalue);
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +020069void gpi_route_interrupt(u8 gpi, u8 mode);
Duncan Laurie800e9502012-06-23 17:06:47 -070070#if CONFIG_ELOG
71void pch_log_state(void);
72#endif
Marc Jones783f2262013-02-11 14:36:35 -070073#else /* __PRE_RAM__ */
Stefan Reinauer8e073822012-04-04 00:07:22 +020074void enable_smbus(void);
75void enable_usb_bar(void);
76int smbus_read_byte(unsigned device, unsigned address);
Duncan Lauried4bc0672012-10-11 13:04:14 -070077int early_spi_read(u32 offset, u32 size, u8 *buffer);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020078void early_thermal_init(void);
Vladimir Serbinenko33b535f2014-10-19 10:13:14 +020079void southbridge_configure_default_intmap(void);
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020080void early_pch_init_native(void);
Vladimir Serbinenko332f14b2014-09-05 16:29:41 +020081int southbridge_detect_s3_resume(void);
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020082
83struct southbridge_usb_port
84{
85 int enabled;
86 int current;
87 int oc_pin;
88};
89
Vladimir Serbinenkofa1d6882014-10-19 02:50:45 +020090#ifndef __ROMCC__
91extern const struct southbridge_usb_port mainboard_usb_ports[14];
92#endif
93
Vladimir Serbinenko3dc12c12014-09-17 02:38:51 +020094void
95early_usb_init (const struct southbridge_usb_port *portmap);
96
Stefan Reinauer8e073822012-04-04 00:07:22 +020097#endif
98#endif
99
100#define MAINBOARD_POWER_OFF 0
101#define MAINBOARD_POWER_ON 1
102#define MAINBOARD_POWER_KEEP 2
103
104#ifndef CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
105#define CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL MAINBOARD_POWER_ON
106#endif
107
108/* PCI Configuration Space (D30:F0): PCI2PCI */
109#define PSTS 0x06
110#define SMLT 0x1b
111#define SECSTS 0x1e
112#define INTR 0x3c
113#define BCTRL 0x3e
114#define SBR (1 << 6)
115#define SEE (1 << 1)
116#define PERE (1 << 0)
117
118#define PCH_EHCI1_DEV PCI_DEV(0, 0x1d, 0)
119#define PCH_EHCI2_DEV PCI_DEV(0, 0x1a, 0)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700120#define PCH_XHCI_DEV PCI_DEV(0, 0x14, 0)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200121#define PCH_ME_DEV PCI_DEV(0, 0x16, 0)
122#define PCH_PCIE_DEV_SLOT 28
Nico Huberb2dae792015-10-26 12:34:02 +0100123#define PCH_IOAPIC_PCI_BUS 250
124#define PCH_IOAPIC_PCI_SLOT 31
125#define PCH_HPET_PCI_BUS 250
126#define PCH_HPET_PCI_SLOT 15
Stefan Reinauer8e073822012-04-04 00:07:22 +0200127
128/* PCI Configuration Space (D31:F0): LPC */
129#define PCH_LPC_DEV PCI_DEV(0, 0x1f, 0)
130#define SERIRQ_CNTL 0x64
131
132#define GEN_PMCON_1 0xa0
133#define GEN_PMCON_2 0xa2
134#define GEN_PMCON_3 0xa4
135#define ETR3 0xac
136#define ETR3_CWORWRE (1 << 18)
137#define ETR3_CF9GR (1 << 20)
138
139/* GEN_PMCON_3 bits */
140#define RTC_BATTERY_DEAD (1 << 2)
141#define RTC_POWER_FAILED (1 << 1)
142#define SLEEP_AFTER_POWER_FAIL (1 << 0)
143
144#define PMBASE 0x40
145#define ACPI_CNTL 0x44
Paul Menzel9c50e6a2013-05-03 12:23:39 +0200146#define ACPI_EN (1 << 7)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200147#define BIOS_CNTL 0xDC
148#define GPIO_BASE 0x48 /* LPC GPIO Base Address Register */
149#define GPIO_CNTL 0x4C /* LPC GPIO Control Register */
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200150
Stefan Reinauer8e073822012-04-04 00:07:22 +0200151#define GPIO_ROUT 0xb8
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200152#define GPI_DISABLE 0x00
153#define GPI_IS_SMI 0x01
154#define GPI_IS_SCI 0x02
155#define GPI_IS_NMI 0x03
Stefan Reinauer8e073822012-04-04 00:07:22 +0200156
157#define PIRQA_ROUT 0x60
158#define PIRQB_ROUT 0x61
159#define PIRQC_ROUT 0x62
160#define PIRQD_ROUT 0x63
161#define PIRQE_ROUT 0x68
162#define PIRQF_ROUT 0x69
163#define PIRQG_ROUT 0x6A
164#define PIRQH_ROUT 0x6B
165
Nico Huberb2dae792015-10-26 12:34:02 +0100166#define LPC_IBDF 0x6C /* I/O APIC bus/dev/fn */
167#define LPC_HnBDF(n) (0x70 + n * 2) /* HPET n bus/dev/fn */
168
Stefan Reinauer8e073822012-04-04 00:07:22 +0200169#define LPC_IO_DEC 0x80 /* IO Decode Ranges Register */
170#define LPC_EN 0x82 /* LPC IF Enables Register */
171#define CNF2_LPC_EN (1 << 13) /* 0x4e/0x4f */
172#define CNF1_LPC_EN (1 << 12) /* 0x2e/0x2f */
173#define MC_LPC_EN (1 << 11) /* 0x62/0x66 */
174#define KBC_LPC_EN (1 << 10) /* 0x60/0x64 */
175#define GAMEH_LPC_EN (1 << 9) /* 0x208/0x20f */
176#define GAMEL_LPC_EN (1 << 8) /* 0x200/0x207 */
177#define FDD_LPC_EN (1 << 3) /* LPC_IO_DEC[12] */
178#define LPT_LPC_EN (1 << 2) /* LPC_IO_DEC[9:8] */
179#define COMB_LPC_EN (1 << 1) /* LPC_IO_DEC[6:4] */
180#define COMA_LPC_EN (1 << 0) /* LPC_IO_DEC[3:2] */
181#define LPC_GEN1_DEC 0x84 /* LPC IF Generic Decode Range 1 */
182#define LPC_GEN2_DEC 0x88 /* LPC IF Generic Decode Range 2 */
183#define LPC_GEN3_DEC 0x8c /* LPC IF Generic Decode Range 3 */
184#define LPC_GEN4_DEC 0x90 /* LPC IF Generic Decode Range 4 */
185
186/* PCI Configuration Space (D31:F1): IDE */
187#define PCH_IDE_DEV PCI_DEV(0, 0x1f, 1)
188#define PCH_SATA_DEV PCI_DEV(0, 0x1f, 2)
189#define PCH_SATA2_DEV PCI_DEV(0, 0x1f, 5)
190#define INTR_LN 0x3c
191#define IDE_TIM_PRI 0x40 /* IDE timings, primary */
192#define IDE_DECODE_ENABLE (1 << 15)
193#define IDE_SITRE (1 << 14)
194#define IDE_ISP_5_CLOCKS (0 << 12)
195#define IDE_ISP_4_CLOCKS (1 << 12)
196#define IDE_ISP_3_CLOCKS (2 << 12)
197#define IDE_RCT_4_CLOCKS (0 << 8)
198#define IDE_RCT_3_CLOCKS (1 << 8)
199#define IDE_RCT_2_CLOCKS (2 << 8)
200#define IDE_RCT_1_CLOCKS (3 << 8)
201#define IDE_DTE1 (1 << 7)
202#define IDE_PPE1 (1 << 6)
203#define IDE_IE1 (1 << 5)
204#define IDE_TIME1 (1 << 4)
205#define IDE_DTE0 (1 << 3)
206#define IDE_PPE0 (1 << 2)
207#define IDE_IE0 (1 << 1)
208#define IDE_TIME0 (1 << 0)
209#define IDE_TIM_SEC 0x42 /* IDE timings, secondary */
210
211#define IDE_SDMA_CNT 0x48 /* Synchronous DMA control */
212#define IDE_SSDE1 (1 << 3)
213#define IDE_SSDE0 (1 << 2)
214#define IDE_PSDE1 (1 << 1)
215#define IDE_PSDE0 (1 << 0)
216
217#define IDE_SDMA_TIM 0x4a
218
219#define IDE_CONFIG 0x54 /* IDE I/O Configuration Register */
220#define SIG_MODE_SEC_NORMAL (0 << 18)
221#define SIG_MODE_SEC_TRISTATE (1 << 18)
222#define SIG_MODE_SEC_DRIVELOW (2 << 18)
223#define SIG_MODE_PRI_NORMAL (0 << 16)
224#define SIG_MODE_PRI_TRISTATE (1 << 16)
225#define SIG_MODE_PRI_DRIVELOW (2 << 16)
226#define FAST_SCB1 (1 << 15)
227#define FAST_SCB0 (1 << 14)
228#define FAST_PCB1 (1 << 13)
229#define FAST_PCB0 (1 << 12)
230#define SCB1 (1 << 3)
231#define SCB0 (1 << 2)
232#define PCB1 (1 << 1)
233#define PCB0 (1 << 0)
234
Stefan Reinauer16b022a2012-07-17 16:42:51 -0700235#define SATA_SIRI 0xa0 /* SATA Indexed Register Index */
236#define SATA_SIRD 0xa4 /* SATA Indexed Register Data */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200237#define SATA_SP 0xd0 /* Scratchpad */
238
Duncan Lauriecfb64bd2012-07-16 16:16:31 -0700239/* SATA IOBP Registers */
240#define SATA_IOBP_SP0G3IR 0xea000151
241#define SATA_IOBP_SP1G3IR 0xea000051
242
Stefan Reinauer8e073822012-04-04 00:07:22 +0200243/* PCI Configuration Space (D31:F3): SMBus */
244#define PCH_SMBUS_DEV PCI_DEV(0, 0x1f, 3)
245#define SMB_BASE 0x20
246#define HOSTC 0x40
247#define SMB_RCV_SLVA 0x09
248
249/* HOSTC bits */
250#define I2C_EN (1 << 2)
251#define SMB_SMI_EN (1 << 1)
252#define HST_EN (1 << 0)
253
254/* SMBus I/O bits. */
255#define SMBHSTSTAT 0x0
256#define SMBHSTCTL 0x2
257#define SMBHSTCMD 0x3
258#define SMBXMITADD 0x4
259#define SMBHSTDAT0 0x5
260#define SMBHSTDAT1 0x6
261#define SMBBLKDAT 0x7
262#define SMBTRNSADD 0x9
263#define SMBSLVDATA 0xa
264#define SMLINK_PIN_CTL 0xe
265#define SMBUS_PIN_CTL 0xf
266
267#define SMBUS_TIMEOUT (10 * 1000 * 100)
268
269
270/* Southbridge IO BARs */
271
272#define GPIOBASE 0x48
273
274#define PMBASE 0x40
275
276/* Root Complex Register Block */
277#define RCBA 0xf0
278
279#define RCBA8(x) *((volatile u8 *)(DEFAULT_RCBA + x))
280#define RCBA16(x) *((volatile u16 *)(DEFAULT_RCBA + x))
281#define RCBA32(x) *((volatile u32 *)(DEFAULT_RCBA + x))
282
283#define RCBA_AND_OR(bits, x, and, or) \
284 RCBA##bits(x) = ((RCBA##bits(x) & (and)) | (or))
285#define RCBA8_AND_OR(x, and, or) RCBA_AND_OR(8, x, and, or)
286#define RCBA16_AND_OR(x, and, or) RCBA_AND_OR(16, x, and, or)
287#define RCBA32_AND_OR(x, and, or) RCBA_AND_OR(32, x, and, or)
288#define RCBA32_OR(x, or) RCBA_AND_OR(32, x, ~0UL, or)
289
290#define VCH 0x0000 /* 32bit */
291#define VCAP1 0x0004 /* 32bit */
292#define VCAP2 0x0008 /* 32bit */
293#define PVC 0x000c /* 16bit */
294#define PVS 0x000e /* 16bit */
295
296#define V0CAP 0x0010 /* 32bit */
297#define V0CTL 0x0014 /* 32bit */
298#define V0STS 0x001a /* 16bit */
299
300#define V1CAP 0x001c /* 32bit */
301#define V1CTL 0x0020 /* 32bit */
302#define V1STS 0x0026 /* 16bit */
303
304#define RCTCL 0x0100 /* 32bit */
305#define ESD 0x0104 /* 32bit */
306#define ULD 0x0110 /* 32bit */
307#define ULBA 0x0118 /* 64bit */
308
309#define RP1D 0x0120 /* 32bit */
310#define RP1BA 0x0128 /* 64bit */
311#define RP2D 0x0130 /* 32bit */
312#define RP2BA 0x0138 /* 64bit */
313#define RP3D 0x0140 /* 32bit */
314#define RP3BA 0x0148 /* 64bit */
315#define RP4D 0x0150 /* 32bit */
316#define RP4BA 0x0158 /* 64bit */
317#define HDD 0x0160 /* 32bit */
318#define HDBA 0x0168 /* 64bit */
319#define RP5D 0x0170 /* 32bit */
320#define RP5BA 0x0178 /* 64bit */
321#define RP6D 0x0180 /* 32bit */
322#define RP6BA 0x0188 /* 64bit */
323
Duncan Laurieb9fe01c2012-04-27 10:30:51 -0700324#define RPC 0x0400 /* 32bit */
325#define RPFN 0x0404 /* 32bit */
326
327/* Root Port configuratinon space hide */
328#define RPFN_HIDE(port) (1 << (((port) * 4) + 3))
329/* Get the function number assigned to a Root Port */
330#define RPFN_FNGET(reg,port) (((reg) >> ((port) * 4)) & 7)
331/* Set the function number for a Root Port */
332#define RPFN_FNSET(port,func) (((func) & 7) << ((port) * 4))
333/* Root Port function number mask */
334#define RPFN_FNMASK(port) (7 << ((port) * 4))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200335
336#define TRSR 0x1e00 /* 8bit */
337#define TRCR 0x1e10 /* 64bit */
338#define TWDR 0x1e18 /* 64bit */
339
340#define IOTR0 0x1e80 /* 64bit */
341#define IOTR1 0x1e88 /* 64bit */
342#define IOTR2 0x1e90 /* 64bit */
343#define IOTR3 0x1e98 /* 64bit */
344
345#define TCTL 0x3000 /* 8bit */
346
347#define NOINT 0
348#define INTA 1
349#define INTB 2
350#define INTC 3
351#define INTD 4
352
353#define DIR_IDR 12 /* Interrupt D Pin Offset */
354#define DIR_ICR 8 /* Interrupt C Pin Offset */
355#define DIR_IBR 4 /* Interrupt B Pin Offset */
356#define DIR_IAR 0 /* Interrupt A Pin Offset */
357
358#define PIRQA 0
359#define PIRQB 1
360#define PIRQC 2
361#define PIRQD 3
362#define PIRQE 4
363#define PIRQF 5
364#define PIRQG 6
365#define PIRQH 7
366
367/* IO Buffer Programming */
368#define IOBPIRI 0x2330
369#define IOBPD 0x2334
370#define IOBPS 0x2338
371#define IOBPS_RW_BX ((1 << 9)|(1 << 10))
372#define IOBPS_WRITE_AX ((1 << 9)|(1 << 10))
373#define IOBPS_READ_AX ((1 << 8)|(1 << 9)|(1 << 10))
374
375#define D31IP 0x3100 /* 32bit */
376#define D31IP_TTIP 24 /* Thermal Throttle Pin */
377#define D31IP_SIP2 20 /* SATA Pin 2 */
378#define D31IP_SMIP 12 /* SMBUS Pin */
379#define D31IP_SIP 8 /* SATA Pin */
380#define D30IP 0x3104 /* 32bit */
381#define D30IP_PIP 0 /* PCI Bridge Pin */
382#define D29IP 0x3108 /* 32bit */
383#define D29IP_E1P 0 /* EHCI #1 Pin */
384#define D28IP 0x310c /* 32bit */
385#define D28IP_P8IP 28 /* PCI Express Port 8 */
386#define D28IP_P7IP 24 /* PCI Express Port 7 */
387#define D28IP_P6IP 20 /* PCI Express Port 6 */
388#define D28IP_P5IP 16 /* PCI Express Port 5 */
389#define D28IP_P4IP 12 /* PCI Express Port 4 */
390#define D28IP_P3IP 8 /* PCI Express Port 3 */
391#define D28IP_P2IP 4 /* PCI Express Port 2 */
392#define D28IP_P1IP 0 /* PCI Express Port 1 */
393#define D27IP 0x3110 /* 32bit */
394#define D27IP_ZIP 0 /* HD Audio Pin */
395#define D26IP 0x3114 /* 32bit */
396#define D26IP_E2P 0 /* EHCI #2 Pin */
397#define D25IP 0x3118 /* 32bit */
398#define D25IP_LIP 0 /* GbE LAN Pin */
399#define D22IP 0x3124 /* 32bit */
400#define D22IP_KTIP 12 /* KT Pin */
401#define D22IP_IDERIP 8 /* IDE-R Pin */
402#define D22IP_MEI2IP 4 /* MEI #2 Pin */
403#define D22IP_MEI1IP 0 /* MEI #1 Pin */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700404#define D20IP 0x3128 /* 32bit */
405#define D20IP_XHCIIP 0
Stefan Reinauer8e073822012-04-04 00:07:22 +0200406#define D31IR 0x3140 /* 16bit */
407#define D30IR 0x3142 /* 16bit */
408#define D29IR 0x3144 /* 16bit */
409#define D28IR 0x3146 /* 16bit */
410#define D27IR 0x3148 /* 16bit */
411#define D26IR 0x314c /* 16bit */
412#define D25IR 0x3150 /* 16bit */
413#define D22IR 0x315c /* 16bit */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700414#define D20IR 0x3160 /* 16bit */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200415#define OIC 0x31fe /* 16bit */
Duncan Laurie22935e12012-07-09 09:58:35 -0700416#define SOFT_RESET_CTRL 0x38f4
417#define SOFT_RESET_DATA 0x38f8
Stefan Reinauer8e073822012-04-04 00:07:22 +0200418
419#define DIR_ROUTE(x,a,b,c,d) \
420 RCBA32(x) = (((d) << DIR_IDR) | ((c) << DIR_ICR) | \
421 ((b) << DIR_IBR) | ((a) << DIR_IAR))
422
423#define RC 0x3400 /* 32bit */
424#define HPTC 0x3404 /* 32bit */
425#define GCS 0x3410 /* 32bit */
426#define BUC 0x3414 /* 32bit */
427#define PCH_DISABLE_GBE (1 << 5)
428#define FD 0x3418 /* 32bit */
429#define DISPBDF 0x3424 /* 16bit */
430#define FD2 0x3428 /* 32bit */
431#define CG 0x341c /* 32bit */
432
433/* Function Disable 1 RCBA 0x3418 */
Marc Jonese7ae96f2012-11-13 15:07:45 -0700434#define PCH_DISABLE_ALWAYS ((1 << 0)|(1 << 26))
Stefan Reinauer8e073822012-04-04 00:07:22 +0200435#define PCH_DISABLE_P2P (1 << 1)
436#define PCH_DISABLE_SATA1 (1 << 2)
437#define PCH_DISABLE_SMBUS (1 << 3)
438#define PCH_DISABLE_HD_AUDIO (1 << 4)
439#define PCH_DISABLE_EHCI2 (1 << 13)
440#define PCH_DISABLE_LPC (1 << 14)
441#define PCH_DISABLE_EHCI1 (1 << 15)
442#define PCH_DISABLE_PCIE(x) (1 << (16 + x))
443#define PCH_DISABLE_THERMAL (1 << 24)
444#define PCH_DISABLE_SATA2 (1 << 25)
Marc Jonese7ae96f2012-11-13 15:07:45 -0700445#define PCH_DISABLE_XHCI (1 << 27)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200446
447/* Function Disable 2 RCBA 0x3428 */
448#define PCH_DISABLE_KT (1 << 4)
449#define PCH_DISABLE_IDER (1 << 3)
450#define PCH_DISABLE_MEI2 (1 << 2)
451#define PCH_DISABLE_MEI1 (1 << 1)
452#define PCH_ENABLE_DBDF (1 << 0)
453
Nicolas Reinecke6d1158f2015-01-29 15:48:27 +0100454/* USB Port Disable Override */
455#define USBPDO 0x359c /* 32bit */
456/* USB Overcurrent MAP Register */
457#define USBOCM1 0x35a0 /* 32bit */
458#define USBOCM2 0x35a4 /* 32bit */
459
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200460/* XHCI USB 3.0 */
Nicolas Reinecke59aef5c2015-04-16 23:25:00 +0200461#define XOCM 0xc0 /* 32bit */
Nicolas Reinecke0b29a7b2015-03-29 17:51:11 +0200462#define XUSB2PRM 0xd4 /* 32bit */
463#define USB3PRM 0xdc /* 32bit */
464
Stefan Reinauer8e073822012-04-04 00:07:22 +0200465/* ICH7 PMBASE */
466#define PM1_STS 0x00
467#define WAK_STS (1 << 15)
468#define PCIEXPWAK_STS (1 << 14)
469#define PRBTNOR_STS (1 << 11)
470#define RTC_STS (1 << 10)
471#define PWRBTN_STS (1 << 8)
472#define GBL_STS (1 << 5)
473#define BM_STS (1 << 4)
474#define TMROF_STS (1 << 0)
475#define PM1_EN 0x02
476#define PCIEXPWAK_DIS (1 << 14)
477#define RTC_EN (1 << 10)
478#define PWRBTN_EN (1 << 8)
479#define GBL_EN (1 << 5)
480#define TMROF_EN (1 << 0)
481#define PM1_CNT 0x04
482#define SLP_EN (1 << 13)
483#define SLP_TYP (7 << 10)
484#define SLP_TYP_S0 0
485#define SLP_TYP_S1 1
486#define SLP_TYP_S3 5
487#define SLP_TYP_S4 6
488#define SLP_TYP_S5 7
489#define GBL_RLS (1 << 2)
490#define BM_RLD (1 << 1)
491#define SCI_EN (1 << 0)
492#define PM1_TMR 0x08
493#define PROC_CNT 0x10
494#define LV2 0x14
495#define LV3 0x15
496#define LV4 0x16
497#define PM2_CNT 0x50 // mobile only
498#define GPE0_STS 0x20
499#define PME_B0_STS (1 << 13)
500#define PME_STS (1 << 11)
501#define BATLOW_STS (1 << 10)
502#define PCI_EXP_STS (1 << 9)
503#define RI_STS (1 << 8)
504#define SMB_WAK_STS (1 << 7)
505#define TCOSCI_STS (1 << 6)
506#define SWGPE_STS (1 << 2)
507#define HOT_PLUG_STS (1 << 1)
508#define GPE0_EN 0x28
509#define PME_B0_EN (1 << 13)
510#define PME_EN (1 << 11)
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700511#define TCOSCI_EN (1 << 6)
Stefan Reinauer8e073822012-04-04 00:07:22 +0200512#define SMI_EN 0x30
513#define INTEL_USB2_EN (1 << 18) // Intel-Specific USB2 SMI logic
514#define LEGACY_USB2_EN (1 << 17) // Legacy USB2 SMI logic
515#define PERIODIC_EN (1 << 14) // SMI on PERIODIC_STS in SMI_STS
516#define TCO_EN (1 << 13) // Enable TCO Logic (BIOSWE et al)
517#define MCSMI_EN (1 << 11) // Trap microcontroller range access
518#define BIOS_RLS (1 << 7) // asserts SCI on bit set
519#define SWSMI_TMR_EN (1 << 6) // start software smi timer on bit set
520#define APMC_EN (1 << 5) // Writes to APM_CNT cause SMI#
521#define SLP_SMI_EN (1 << 4) // Write to SLP_EN in PM1_CNT asserts SMI#
522#define LEGACY_USB_EN (1 << 3) // Legacy USB circuit SMI logic
523#define BIOS_EN (1 << 2) // Assert SMI# on setting GBL_RLS bit
524#define EOS (1 << 1) // End of SMI (deassert SMI#)
525#define GBL_SMI_EN (1 << 0) // SMI# generation at all?
526#define SMI_STS 0x34
527#define ALT_GP_SMI_EN 0x38
528#define ALT_GP_SMI_STS 0x3a
529#define GPE_CNTL 0x42
530#define DEVACT_STS 0x44
531#define SS_CNT 0x50
532#define C3_RES 0x54
Duncan Laurie800e9502012-06-23 17:06:47 -0700533#define TCO1_STS 0x64
Stefan Reinauer9d81c192012-09-19 10:49:12 -0700534#define DMISCI_STS (1 << 9)
Duncan Laurie800e9502012-06-23 17:06:47 -0700535#define TCO2_STS 0x66
Stefan Reinauer8e073822012-04-04 00:07:22 +0200536
537/*
538 * SPI Opcode Menu setup for SPIBAR lockdown
539 * should support most common flash chips.
540 */
541
542#define SPI_OPMENU_0 0x01 /* WRSR: Write Status Register */
543#define SPI_OPTYPE_0 0x01 /* Write, no address */
544
545#define SPI_OPMENU_1 0x02 /* BYPR: Byte Program */
546#define SPI_OPTYPE_1 0x03 /* Write, address required */
547
548#define SPI_OPMENU_2 0x03 /* READ: Read Data */
549#define SPI_OPTYPE_2 0x02 /* Read, address required */
550
551#define SPI_OPMENU_3 0x05 /* RDSR: Read Status Register */
552#define SPI_OPTYPE_3 0x00 /* Read, no address */
553
554#define SPI_OPMENU_4 0x20 /* SE20: Sector Erase 0x20 */
555#define SPI_OPTYPE_4 0x03 /* Write, address required */
556
557#define SPI_OPMENU_5 0x9f /* RDID: Read ID */
558#define SPI_OPTYPE_5 0x00 /* Read, no address */
559
560#define SPI_OPMENU_6 0xd8 /* BED8: Block Erase 0xd8 */
561#define SPI_OPTYPE_6 0x03 /* Write, address required */
562
Duncan Laurie924342b2012-10-08 14:30:06 -0700563#define SPI_OPMENU_7 0x0b /* FAST: Fast Read */
564#define SPI_OPTYPE_7 0x02 /* Read, address required */
Stefan Reinauer8e073822012-04-04 00:07:22 +0200565
566#define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \
567 (SPI_OPMENU_5 << 8) | SPI_OPMENU_4)
568#define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \
569 (SPI_OPMENU_1 << 8) | SPI_OPMENU_0)
570
571#define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \
572 (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \
573 (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \
574 (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0))
575
576#define SPI_OPPREFIX ((0x50 << 8) | 0x06) /* EWSR and WREN */
577
Duncan Lauried4bc0672012-10-11 13:04:14 -0700578#define SPIBAR_HSFS 0x3804 /* SPI hardware sequence status */
579#define SPIBAR_HSFS_SCIP (1 << 5) /* SPI Cycle In Progress */
580#define SPIBAR_HSFS_AEL (1 << 2) /* SPI Access Error Log */
581#define SPIBAR_HSFS_FCERR (1 << 1) /* SPI Flash Cycle Error */
582#define SPIBAR_HSFS_FDONE (1 << 0) /* SPI Flash Cycle Done */
583#define SPIBAR_HSFC 0x3806 /* SPI hardware sequence control */
584#define SPIBAR_HSFC_BYTE_COUNT(c) (((c - 1) & 0x3f) << 8)
585#define SPIBAR_HSFC_CYCLE_READ (0 << 1) /* Read cycle */
586#define SPIBAR_HSFC_CYCLE_WRITE (2 << 1) /* Write cycle */
587#define SPIBAR_HSFC_CYCLE_ERASE (3 << 1) /* Erase cycle */
588#define SPIBAR_HSFC_GO (1 << 0) /* GO: start SPI transaction */
589#define SPIBAR_FADDR 0x3808 /* SPI flash address */
590#define SPIBAR_FDATA(n) (0x3810 + (4 * n)) /* SPI flash data */
591
Stefan Reinauer8e073822012-04-04 00:07:22 +0200592#endif /* __ACPI__ */
593#endif /* SOUTHBRIDGE_INTEL_BD82X6X_PCH_H */