blob: dfbd878793be3a3c8b35c3bd60dfde9230846afb [file] [log] [blame]
Marc Jonesccfaf252020-09-28 12:06:36 -06001/* SPDX-License-Identifier: GPL-2.0-only */
2
Marc Jonesccfaf252020-09-28 12:06:36 -06003#include <acpi/acpigen.h>
4#include <arch/smp/mpspec.h>
Felix Held97439ec2023-06-05 19:30:23 +02005#include <arch/vga.h>
Marc Jonesccfaf252020-09-28 12:06:36 -06006#include <assert.h>
Marc Jonesccfaf252020-09-28 12:06:36 -06007#include <cpu/intel/turbo.h>
8#include <device/mmio.h>
9#include <device/pci.h>
Marc Jones63e2a842020-12-02 11:33:02 -070010#include <intelblocks/acpi.h>
Marc Jonesccfaf252020-09-28 12:06:36 -060011#include <soc/acpi.h>
Marc Jonesccfaf252020-09-28 12:06:36 -060012#include <soc/iomap.h>
Marc Jonesccfaf252020-09-28 12:06:36 -060013#include <soc/msr.h>
14#include <soc/pci_devs.h>
15#include <soc/pm.h>
16#include <soc/soc_util.h>
Arthur Heymans83b26222020-11-06 11:50:55 +010017#include <soc/util.h>
Marc Jonesccfaf252020-09-28 12:06:36 -060018
Marc Jonesccfaf252020-09-28 12:06:36 -060019int soc_madt_sci_irq_polarity(int sci)
20{
21 if (sci >= 20)
22 return MP_IRQ_POLARITY_LOW;
23 else
24 return MP_IRQ_POLARITY_HIGH;
25}
26
27uint32_t soc_read_sci_irq_select(void)
28{
29 struct device *dev = PCH_DEV_PMC;
30
31 if (!dev)
32 return 0;
33
34 return pci_read_config32(dev, PMC_ACPI_CNT);
35}
36
Marc Jones3fc04842020-10-19 16:08:27 -060037void soc_fill_fadt(acpi_fadt_t *fadt)
38{
39 const uint16_t pmbase = ACPI_BASE_ADDRESS;
40
41 /* Fix flags set by common/block/acpi/acpi.c acpi_fill_fadt() */
42 fadt->flags &= ~(ACPI_FADT_SEALED_CASE);
43 fadt->flags |= ACPI_FADT_SLEEP_TYPE;
44
45 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
46 fadt->pm_tmr_blk = pmbase + PM1_TMR;
47
48 fadt->pm2_cnt_len = 1;
49 fadt->pm_tmr_len = 4;
50
Marc Jones3fc04842020-10-19 16:08:27 -060051 fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
52
Kyösti Mälkki88decca2023-04-28 07:04:34 +030053 /* PM Extended Registers */
54 fill_fadt_extended_pm_io(fadt);
Marc Jones3fc04842020-10-19 16:08:27 -060055}
56
Arthur Heymanscd6fed22022-12-08 17:27:11 +010057void uncore_fill_ssdt(const struct device *device)
Marc Jonesccfaf252020-09-28 12:06:36 -060058{
Arthur Heymans83b26222020-11-06 11:50:55 +010059 const IIO_UDS *hob = get_iio_uds();
Marc Jonesccfaf252020-09-28 12:06:36 -060060
Marc Jones2c707162020-10-31 15:29:14 -060061 /* Only add RTxx entries once. */
62 if (device->bus->secondary != 0)
63 return;
64
Patrick Rudolphac028572023-07-14 17:44:33 +020065 for (int socket = 0, iio = 0; iio < hob->PlatformData.numofIIO; ++socket) {
66 if (!soc_cpu_is_enabled(socket))
67 continue;
68 iio++;
Marc Jonesccfaf252020-09-28 12:06:36 -060069 IIO_RESOURCE_INSTANCE iio_resource =
70 hob->PlatformData.IIO_resource[socket];
71 for (int stack = 0; stack <= PSTACK2; ++stack) {
72 const STACK_RES *ri = &iio_resource.StackRes[stack];
73 char rtname[16];
Marc Jonesccfaf252020-09-28 12:06:36 -060074
Arthur Heymanscd6fed22022-12-08 17:27:11 +010075 snprintf(rtname, sizeof(rtname), "\\_SB.PC%02x", socket * MAX_IIO_STACK + stack);
76 acpigen_write_scope(rtname);
77
78 acpigen_write_name("_CRS");
79
Marc Jonesccfaf252020-09-28 12:06:36 -060080 printk(BIOS_DEBUG, "\tCreating ResourceTemplate %s for socket: %d, stack: %d\n",
81 rtname, socket, stack);
82
83 acpigen_write_resourcetemplate_header();
84
85 /* bus resource */
86 acpigen_resource_word(2, 0xc, 0, 0, ri->BusBase, ri->BusLimit,
87 0x0, (ri->BusLimit - ri->BusBase + 1));
88
89 // additional io resources on socket 0 bus 0
90 if (socket == 0 && stack == 0) {
91 /* ACPI 6.4.2.5 I/O Port Descriptor */
92 acpigen_write_io16(0xCF8, 0xCFF, 0x1, 0x8, 1);
93
94 /* IO decode CF8-CFF */
95 acpigen_resource_word(1, 0xc, 0x3, 0, 0x0000, 0x03AF,
96 0, 0x03B0);
97 acpigen_resource_word(1, 0xc, 0x3, 0, 0x03E0, 0x0CF7,
98 0, 0x0918);
99 acpigen_resource_word(1, 0xc, 0x3, 0, 0x03B0, 0x03BB,
100 0, 0x000C);
101 acpigen_resource_word(1, 0xc, 0x3, 0, 0x03C0, 0x03DF,
102 0, 0x0020);
103 }
104
105 /* IO resource */
106 acpigen_resource_word(1, 0xc, 0x3, 0, ri->PciResourceIoBase,
107 ri->PciResourceIoLimit, 0x0,
108 (ri->PciResourceIoLimit - ri->PciResourceIoBase + 1));
109
110 // additional mem32 resources on socket 0 bus 0
111 if (socket == 0 && stack == 0) {
Felix Held97439ec2023-06-05 19:30:23 +0200112 acpigen_resource_dword(0, 0xc, 3, 0, VGA_MMIO_BASE,
113 VGA_MMIO_LIMIT, 0x0, VGA_MMIO_SIZE);
Marc Jonesccfaf252020-09-28 12:06:36 -0600114 acpigen_resource_dword(0, 0xc, 1, 0, SPI_BASE_ADDRESS,
115 (SPI_BASE_ADDRESS + SPI_BASE_SIZE - 1), 0x0,
116 SPI_BASE_SIZE);
117 }
118
119 /* Mem32 resource */
120 acpigen_resource_dword(0, 0xc, 1, 0, ri->PciResourceMem32Base,
121 ri->PciResourceMem32Limit, 0x0,
122 (ri->PciResourceMem32Limit - ri->PciResourceMem32Base + 1));
123
124 /* Mem64 resource */
125 acpigen_resource_qword(0, 0xc, 1, 0, ri->PciResourceMem64Base,
126 ri->PciResourceMem64Limit, 0x0,
127 (ri->PciResourceMem64Limit - ri->PciResourceMem64Base + 1));
128
129 acpigen_write_resourcetemplate_footer();
Arthur Heymanscd6fed22022-12-08 17:27:11 +0100130
131 /* Scope */
132 acpigen_pop_len();
Marc Jonesccfaf252020-09-28 12:06:36 -0600133 }
134 }
Marc Jonesccfaf252020-09-28 12:06:36 -0600135}
136
Marc Jones7a25fb82020-10-19 16:32:05 -0600137void soc_power_states_generation(int core, int cores_per_package)
138{
139}