blob: 15f2c5383a7b48661ce0f0bfc150f70b83d2aeb5 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aaron Durbin76c37002012-10-30 09:03:43 -05002
3#include <types.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05004#include <console/console.h>
Angel Ponsf4fa1e12020-08-03 14:12:13 +02005#include <commonlib/helpers.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07006#include <acpi/acpi.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05007#include <device/device.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02008#include <device/pci_ops.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05009#include "haswell.h"
Matt DeVillier85d98d92018-03-04 01:41:23 -060010#include <southbridge/intel/lynxpoint/pch.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050011
12unsigned long acpi_fill_mcfg(unsigned long current)
13{
Angel Pons32770f82021-01-20 15:03:30 +010014 current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *)current,
15 CONFIG_MMCONF_BASE_ADDRESS, 0, 0, CONFIG_MMCONF_BUS_NUMBER - 1);
Aaron Durbin76c37002012-10-30 09:03:43 -050016
17 return current;
18}
Matt DeVillier85d98d92018-03-04 01:41:23 -060019
20static unsigned long acpi_fill_dmar(unsigned long current)
21{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030022 struct device *const igfx_dev = pcidev_on_root(2, 0);
Angel Pons2e397ae2021-03-26 12:35:57 +010023 const u32 gfxvtbar = mchbar_read32(GFXVTBAR) & ~0xfff;
24 const u32 vtvc0bar = mchbar_read32(VTVC0BAR) & ~0xfff;
25 const bool gfxvten = mchbar_read32(GFXVTBAR) & 0x1;
26 const bool vtvc0en = mchbar_read32(VTVC0BAR) & 0x1;
Matt DeVillier85d98d92018-03-04 01:41:23 -060027
28 /* iGFX has to be enabled; GFXVTBAR set, enabled, in 32-bit space */
Angel Pons849104f2020-10-29 21:39:52 +010029 const bool emit_igd =
30 igfx_dev && igfx_dev->enabled &&
31 gfxvtbar && gfxvten &&
Angel Pons2e397ae2021-03-26 12:35:57 +010032 !mchbar_read32(GFXVTBAR + 4);
Angel Pons1db5bc72020-01-15 00:49:03 +010033
Angel Pons849104f2020-10-29 21:39:52 +010034 /* First, add DRHD entries */
35 if (emit_igd) {
Matt DeVillier85d98d92018-03-04 01:41:23 -060036 const unsigned long tmp = current;
37
38 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
Matt DeVillier7866d492018-03-29 14:59:57 +020039 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
Matt DeVillier85d98d92018-03-04 01:41:23 -060040
41 acpi_dmar_drhd_fixup(tmp, current);
42 }
43
44 /* VTVC0BAR has to be set, enabled, and in 32-bit space */
Angel Pons2e397ae2021-03-26 12:35:57 +010045 if (vtvc0bar && vtvc0en && !mchbar_read32(VTVC0BAR + 4)) {
Angel Pons1db5bc72020-01-15 00:49:03 +010046
Matt DeVillier85d98d92018-03-04 01:41:23 -060047 const unsigned long tmp = current;
Angel Pons1db5bc72020-01-15 00:49:03 +010048 current += acpi_create_dmar_drhd(current, DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
49 current += acpi_create_dmar_ds_ioapic(current, 2, PCH_IOAPIC_PCI_BUS,
50 PCH_IOAPIC_PCI_SLOT, 0);
51
Matt DeVillier85d98d92018-03-04 01:41:23 -060052 size_t i;
53 for (i = 0; i < 8; ++i)
Angel Pons1db5bc72020-01-15 00:49:03 +010054 current += acpi_create_dmar_ds_msi_hpet(current, 0, PCH_HPET_PCI_BUS,
55 PCH_HPET_PCI_SLOT, i);
Matt DeVillier85d98d92018-03-04 01:41:23 -060056 acpi_dmar_drhd_fixup(tmp, current);
57 }
58
Angel Pons849104f2020-10-29 21:39:52 +010059 /* Then, add RMRR entries after all DRHD entries */
60 if (emit_igd) {
61 const unsigned long tmp = current;
62
63 const struct device *sa_dev = pcidev_on_root(0, 0);
64
65 /* Bit 0 is lock bit, not part of address */
66 const u32 tolud = pci_read_config32(sa_dev, TOLUD) & ~1;
67 const u32 bgsm = pci_read_config32(sa_dev, BGSM) & ~1;
68
69 current += acpi_create_dmar_rmrr(current, 0, bgsm, tolud - 1);
70 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
71 acpi_dmar_rmrr_fixup(tmp, current);
72 }
73
Matt DeVillier85d98d92018-03-04 01:41:23 -060074 return current;
75}
76
Furquan Shaikh0f007d82020-04-24 06:41:18 -070077unsigned long northbridge_write_acpi_tables(const struct device *const dev,
78 unsigned long current,
Matt DeVillier85d98d92018-03-04 01:41:23 -060079 struct acpi_rsdp *const rsdp)
80{
81 /* Create DMAR table only if we have VT-d capability. */
82 const u32 capid0_a = pci_read_config32(dev, CAPID0_A);
83 if (capid0_a & VTD_DISABLE)
84 return current;
85
86 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
87 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
88 acpi_create_dmar(dmar, DMAR_INTR_REMAP, acpi_fill_dmar);
89 current += dmar->header.length;
90 current = acpi_align_current(current);
91 acpi_add_table(rsdp, dmar);
92
93 return current;
94}