blob: f4d9d65421a11c4509ded8ef95c67a1b77fdb973 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Aaron Durbin76c37002012-10-30 09:03:43 -05003
4#include <types.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05005#include <console/console.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05006#include <arch/acpi.h>
7#include <device/device.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02008#include <device/pci_ops.h>
Aaron Durbin76c37002012-10-30 09:03:43 -05009#include "haswell.h"
Matt DeVillier85d98d92018-03-04 01:41:23 -060010#include <southbridge/intel/lynxpoint/pch.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050011
12unsigned long acpi_fill_mcfg(unsigned long current)
13{
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +020014 struct device *dev;
Aaron Durbin76c37002012-10-30 09:03:43 -050015 u32 pciexbar = 0;
16 u32 pciexbar_reg;
17 int max_buses;
Ryan Salsamendib9bc2572017-07-04 13:35:06 -070018 u32 mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050019
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030020 dev = pcidev_on_root(0, 0);
Aaron Durbin76c37002012-10-30 09:03:43 -050021 if (!dev)
22 return current;
23
Elyes HAOUAS69d658f2016-09-17 20:32:07 +020024 pciexbar_reg = pci_read_config32(dev, PCIEXBAR);
Aaron Durbin76c37002012-10-30 09:03:43 -050025
Angel Pons1db5bc72020-01-15 00:49:03 +010026 /* MMCFG not supported or not enabled. */
Aaron Durbin76c37002012-10-30 09:03:43 -050027 if (!(pciexbar_reg & (1 << 0)))
28 return current;
29
Ryan Salsamendib9bc2572017-07-04 13:35:06 -070030 mask = (1UL << 31) | (1 << 30) | (1 << 29) | (1 << 28);
Aaron Durbin76c37002012-10-30 09:03:43 -050031 switch ((pciexbar_reg >> 1) & 3) {
Angel Pons1db5bc72020-01-15 00:49:03 +010032 case 0: /* 256MB */
Ryan Salsamendib9bc2572017-07-04 13:35:06 -070033 pciexbar = pciexbar_reg & mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050034 max_buses = 256;
35 break;
Angel Pons1db5bc72020-01-15 00:49:03 +010036 case 1: /* 128M */
Ryan Salsamendib9bc2572017-07-04 13:35:06 -070037 mask |= (1 << 27);
38 pciexbar = pciexbar_reg & mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050039 max_buses = 128;
40 break;
Angel Pons1db5bc72020-01-15 00:49:03 +010041 case 2: /* 64M */
Ryan Salsamendib9bc2572017-07-04 13:35:06 -070042 mask |= (1 << 27) | (1 << 26);
43 pciexbar = pciexbar_reg & mask;
Aaron Durbin76c37002012-10-30 09:03:43 -050044 max_buses = 64;
45 break;
Angel Pons1db5bc72020-01-15 00:49:03 +010046 default: /* RSVD */
Aaron Durbin76c37002012-10-30 09:03:43 -050047 return current;
48 }
49
50 if (!pciexbar)
51 return current;
52
Angel Pons1db5bc72020-01-15 00:49:03 +010053 current += acpi_create_mcfg_mmconfig((acpi_mcfg_mmconfig_t *) current, pciexbar, 0, 0,
54 max_buses - 1);
Aaron Durbin76c37002012-10-30 09:03:43 -050055
56 return current;
57}
Matt DeVillier85d98d92018-03-04 01:41:23 -060058
59static unsigned long acpi_fill_dmar(unsigned long current)
60{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030061 struct device *const igfx_dev = pcidev_on_root(2, 0);
Matt DeVillier85d98d92018-03-04 01:41:23 -060062 const u32 gfxvtbar = MCHBAR32(GFXVTBAR) & ~0xfff;
63 const u32 vtvc0bar = MCHBAR32(VTVC0BAR) & ~0xfff;
64 const bool gfxvten = MCHBAR32(GFXVTBAR) & 0x1;
65 const bool vtvc0en = MCHBAR32(VTVC0BAR) & 0x1;
66
67 /* iGFX has to be enabled; GFXVTBAR set, enabled, in 32-bit space */
Angel Pons1db5bc72020-01-15 00:49:03 +010068 if (igfx_dev && igfx_dev->enabled && gfxvtbar && gfxvten && !MCHBAR32(GFXVTBAR + 4)) {
69
Matt DeVillier85d98d92018-03-04 01:41:23 -060070 const unsigned long tmp = current;
71
72 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
Matt DeVillier7866d492018-03-29 14:59:57 +020073 current += acpi_create_dmar_ds_pci(current, 0, 2, 0);
Matt DeVillier85d98d92018-03-04 01:41:23 -060074
75 acpi_dmar_drhd_fixup(tmp, current);
76 }
77
78 /* VTVC0BAR has to be set, enabled, and in 32-bit space */
79 if (vtvc0bar && vtvc0en && !MCHBAR32(VTVC0BAR + 4)) {
Angel Pons1db5bc72020-01-15 00:49:03 +010080
Matt DeVillier85d98d92018-03-04 01:41:23 -060081 const unsigned long tmp = current;
Angel Pons1db5bc72020-01-15 00:49:03 +010082 current += acpi_create_dmar_drhd(current, DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
83 current += acpi_create_dmar_ds_ioapic(current, 2, PCH_IOAPIC_PCI_BUS,
84 PCH_IOAPIC_PCI_SLOT, 0);
85
Matt DeVillier85d98d92018-03-04 01:41:23 -060086 size_t i;
87 for (i = 0; i < 8; ++i)
Angel Pons1db5bc72020-01-15 00:49:03 +010088 current += acpi_create_dmar_ds_msi_hpet(current, 0, PCH_HPET_PCI_BUS,
89 PCH_HPET_PCI_SLOT, i);
Matt DeVillier85d98d92018-03-04 01:41:23 -060090 acpi_dmar_drhd_fixup(tmp, current);
91 }
92
93 return current;
94}
95
Furquan Shaikh0f007d82020-04-24 06:41:18 -070096unsigned long northbridge_write_acpi_tables(const struct device *const dev,
97 unsigned long current,
Matt DeVillier85d98d92018-03-04 01:41:23 -060098 struct acpi_rsdp *const rsdp)
99{
100 /* Create DMAR table only if we have VT-d capability. */
101 const u32 capid0_a = pci_read_config32(dev, CAPID0_A);
102 if (capid0_a & VTD_DISABLE)
103 return current;
104
105 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
106 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
107 acpi_create_dmar(dmar, DMAR_INTR_REMAP, acpi_fill_dmar);
108 current += dmar->header.length;
109 current = acpi_align_current(current);
110 acpi_add_table(rsdp, dmar);
111
112 return current;
113}