blob: 77bad8f627169726f3e6801bae1f4eb5e34be305 [file] [log] [blame]
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +05301/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2018 Intel Corp.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <assert.h>
Lijian Zhao68890b92019-03-27 17:06:41 -070017#include <cpu/x86/msr.h>
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053018#include <console/console.h>
19#include <fsp/util.h>
Duncan Laurie52b5b582019-01-23 14:55:47 -080020#include <intelblocks/pmclib.h>
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053021#include <soc/iomap.h>
Lijian Zhao68890b92019-03-27 17:06:41 -070022#include <soc/msr.h>
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053023#include <soc/pci_devs.h>
24#include <soc/romstage.h>
Duncan Laurie52b5b582019-01-23 14:55:47 -080025#include <vendorcode/google/chromeos/chromeos.h>
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053026
Elyes HAOUASc3385072019-03-21 15:38:06 +010027#include "../chip.h"
28
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053029static void soc_memory_init_params(FSP_M_CONFIG *m_cfg, const config_t *config)
30{
31 unsigned int i;
32 uint32_t mask = 0;
Lijian Zhaofe701ee2018-10-25 09:29:10 -070033 const struct device *dev = dev_find_slot(0, PCH_DEVFN_ISH);
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053034
35 /* Set IGD stolen size to 64MB. */
36 m_cfg->IgdDvmt50PreAlloc = 2;
37 m_cfg->TsegSize = CONFIG_SMM_TSEG_SIZE;
38 m_cfg->IedSize = CONFIG_IED_REGION_SIZE;
39 m_cfg->SaGv = config->SaGv;
Julius Wernercd49cce2019-03-05 16:53:33 -080040 if (CONFIG(SOC_INTEL_CANNONLAKE_PCH_H))
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +080041 m_cfg->UserBd = BOARD_TYPE_DESKTOP;
42 else
43 m_cfg->UserBd = BOARD_TYPE_ULT_ULX;
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053044 m_cfg->RMT = config->RMT;
45
46 for (i = 0; i < ARRAY_SIZE(config->PcieRpEnable); i++) {
47 if (config->PcieRpEnable[i])
48 mask |= (1 << i);
49 }
50 m_cfg->PcieRpEnableMask = mask;
51 m_cfg->PrmrrSize = config->PrmrrSize;
52 m_cfg->EnableC6Dram = config->enable_c6dram;
Aamir Bohra2973d1e2019-05-17 12:31:51 +053053#if CONFIG(SOC_INTEL_COMETLAKE)
54 m_cfg->SerialIoUartDebugControllerNumber = CONFIG_UART_FOR_CONSOLE;
55#else
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053056 m_cfg->PcdSerialIoUartNumber = CONFIG_UART_FOR_CONSOLE;
Aamir Bohra2973d1e2019-05-17 12:31:51 +053057#endif
Maulik V Vaghelabfe4a592019-03-13 18:16:01 +053058 /*
59 * PcdDebugInterfaceFlags
60 * This config will allow coreboot to pass information to the FSP
61 * regarding which debug interface is being used.
62 * Debug Interfaces:
63 * BIT0-RAM, BIT1-Legacy Uart BIT3-USB3, BIT4-LPSS Uart, BIT5-TraceHub
64 * BIT2 - Not used.
65 */
66 m_cfg->PcdDebugInterfaceFlags =
67 CONFIG(DRIVERS_UART_8250IO) ? 0x02 : 0x10;
68
Ronak Kanabar250dfc02019-03-29 13:25:09 +053069 /* Change VmxEnable UPD value according to ENABLE_VMX Kconfig */
70 m_cfg->VmxEnable = CONFIG(ENABLE_VMX);
Subrata Banikcf32fd12018-12-19 18:02:17 +053071
Julius Wernercd49cce2019-03-05 16:53:33 -080072#if CONFIG(SOC_INTEL_COMMON_CANNONLAKE_BASE)
Lijian Zhao7f1a0e62019-04-22 21:17:58 +000073 m_cfg->SkipMpInit = !CONFIG_USE_INTEL_FSP_MP_INIT;
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053074#endif
Duncan Laurie52b5b582019-01-23 14:55:47 -080075
Lijian Zhao68890b92019-03-27 17:06:41 -070076 /* Set CpuRatio to match existing MSR value */
77 msr_t flex_ratio;
78 flex_ratio = rdmsr(MSR_FLEX_RATIO);
79 m_cfg->CpuRatio = (flex_ratio.lo >> 8) & 0xff;
Duncan Laurie52b5b582019-01-23 14:55:47 -080080
Lijian Zhaofe701ee2018-10-25 09:29:10 -070081 /* If ISH is enabled, enable ISH elements */
82 if (!dev)
83 m_cfg->PchIshEnable = 0;
84 else
85 m_cfg->PchIshEnable = dev->enabled;
Lijian Zhao3ef74492018-12-06 17:29:55 -080086
87 /* If HDA is enabled, enable HDA elements */
88 dev = dev_find_slot(0, PCH_DEVFN_HDA);
89 if (!dev)
90 m_cfg->PchHdaEnable = 0;
91 else
92 m_cfg->PchHdaEnable = dev->enabled;
93
V Sowmya0bc3e3d2019-01-07 13:11:29 +053094 /* Enable IPU only if the device is enabled */
95 m_cfg->SaIpuEnable = 0;
96 dev = pcidev_path_on_root(SA_DEVFN_IPU);
97 if (dev)
98 m_cfg->SaIpuEnable = dev->enabled;
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +053099}
100
101void platform_fsp_memory_init_params_cb(FSPM_UPD *mupd, uint32_t version)
102{
103 const struct device *dev = dev_find_slot(0, PCH_DEVFN_LPC);
Duncan Laurie25b387a2018-11-08 15:48:14 -0700104 const struct device *smbus = dev_find_slot(0, PCH_DEVFN_SMBUS);
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +0530105 assert(dev != NULL);
106 const config_t *config = dev->chip_info;
107 FSP_M_CONFIG *m_cfg = &mupd->FspmConfig;
John Zhao1159a162019-04-22 10:45:51 -0700108 FSP_M_TEST_CONFIG *tconfig = &mupd->FspmTestConfig;
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +0530109
110 soc_memory_init_params(m_cfg, config);
111
112 /* Enable SMBus controller based on config */
Duncan Laurie25b387a2018-11-08 15:48:14 -0700113 if (!smbus)
114 m_cfg->SmbusEnable = 0;
115 else
116 m_cfg->SmbusEnable = smbus->enabled;
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +0530117
Kane Chen37172562019-04-11 21:55:20 +0800118 /* Set debug probe type */
119 m_cfg->PlatformDebugConsent =
120 CONFIG_SOC_INTEL_CANNONLAKE_DEBUG_CONSENT;
John Zhao1159a162019-04-22 10:45:51 -0700121
122 /* Configure VT-d */
123 tconfig->VtdDisable = 0;
124
Rizwan Qureshi742c6fe2018-09-18 22:43:41 +0530125 mainboard_memory_init_params(mupd);
126}
127
128__weak void mainboard_memory_init_params(FSPM_UPD *mupd)
129{
130 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
131}