blob: d2a8742660f8a87fc96454711f8278a11f577f93 [file] [log] [blame]
Angel Pons4b429832020-04-02 23:48:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Georgi2efc8802012-11-06 11:03:53 +01002
Arthur Heymans022d2352022-05-06 12:10:39 +02003#include <acpi/acpi.h>
4#include <acpi/acpigen.h>
5#include <boot/tables.h>
Arthur Heymans17ad4592018-08-06 15:35:28 +02006#include <cbmem.h>
Angel Ponsb9bbed22020-08-03 15:11:55 +02007#include <commonlib/helpers.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +01008#include <console/console.h>
Arthur Heymans022d2352022-05-06 12:10:39 +02009#include <cpu/cpu.h>
10#include <cpu/intel/smm_reloc.h>
11#include <device/device.h>
Elyes HAOUAS748caed2019-12-19 17:02:08 +010012#include <device/pci_def.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020013#include <device/pci_ops.h>
Patrick Georgi2efc8802012-11-06 11:03:53 +010014#include <stdint.h>
Elyes HAOUASa1e22b82019-03-18 22:49:36 +010015
Patrick Georgi2efc8802012-11-06 11:03:53 +010016#include "chip.h"
17#include "gm45.h"
18
Arthur Heymans022d2352022-05-06 12:10:39 +020019static uint64_t get_touud(void)
20{
21 uint64_t touud = pci_read_config16(__pci_0_00_0, D0F0_TOUUD);
22 touud <<= 20;
23 return touud;
24}
25
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +010026static void mch_domain_read_resources(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +010027{
28 u64 tom, touud;
Arthur Heymans17ad4592018-08-06 15:35:28 +020029 u32 tomk, tolud, uma_sizek = 0, delta_cbmem;
Kyösti Mälkkic1d4d0b2021-06-26 19:09:05 +030030 int idx = 3;
Patrick Georgi2efc8802012-11-06 11:03:53 +010031
32 /* Total Memory 2GB example:
33 *
34 * 00000000 0000MB-2014MB 2014MB RAM (writeback)
35 * 7de00000 2014MB-2016MB 2MB GFX GTT (uncached)
36 * 7e000000 2016MB-2048MB 32MB GFX UMA (uncached)
37 * 80000000 2048MB TOLUD
38 * 80000000 2048MB TOM
39 *
40 * Total Memory 4GB example:
41 *
42 * 00000000 0000MB-3038MB 3038MB RAM (writeback)
43 * bde00000 3038MB-3040MB 2MB GFX GTT (uncached)
44 * be000000 3040MB-3072MB 32MB GFX UMA (uncached)
45 * be000000 3072MB TOLUD
46 * 100000000 4096MB TOM
47 * 100000000 4096MB-5120MB 1024MB RAM (writeback)
48 * 140000000 5120MB TOUUD
49 */
50
51 pci_domain_read_resources(dev);
52
Kyösti Mälkkic70eed12018-05-22 02:18:00 +030053 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans89089312018-06-26 21:01:40 +020054
Patrick Georgi2efc8802012-11-06 11:03:53 +010055 /* Top of Upper Usable DRAM, including remap */
Arthur Heymans022d2352022-05-06 12:10:39 +020056 touud = get_touud();
Patrick Georgi2efc8802012-11-06 11:03:53 +010057
58 /* Top of Lower Usable DRAM */
Arthur Heymans89089312018-06-26 21:01:40 +020059 tolud = pci_read_config16(mch, D0F0_TOLUD) & 0xfff0;
Patrick Georgi2efc8802012-11-06 11:03:53 +010060 tolud <<= 16;
61
62 /* Top of Memory - does not account for any UMA */
Arthur Heymans89089312018-06-26 21:01:40 +020063 tom = pci_read_config16(mch, D0F0_TOM) & 0x1ff;
Patrick Georgi2efc8802012-11-06 11:03:53 +010064 tom <<= 27;
65
66 printk(BIOS_DEBUG, "TOUUD 0x%llx TOLUD 0x%08x TOM 0x%llx\n",
67 touud, tolud, tom);
68
69 tomk = tolud >> 10;
70
71 /* Graphics memory comes next */
Arthur Heymans89089312018-06-26 21:01:40 +020072 const u16 ggc = pci_read_config16(mch, D0F0_GGC);
Patrick Georgi2efc8802012-11-06 11:03:53 +010073 if (!(ggc & 2)) {
74 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
75
76 /* Graphics memory */
77 const u32 gms_sizek = decode_igd_memory_size((ggc >> 4) & 0xf);
Arthur Heymans8b766052018-01-24 23:25:13 +010078 printk(BIOS_DEBUG, "%uM UMA, ", gms_sizek >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +010079 tomk -= gms_sizek;
80
81 /* GTT Graphics Stolen Memory Size (GGMS) */
82 const u32 gsm_sizek = decode_igd_gtt_size((ggc >> 8) & 0xf);
Arthur Heymans8b766052018-01-24 23:25:13 +010083 printk(BIOS_DEBUG, "%uM GTT", gsm_sizek >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +010084 tomk -= gsm_sizek;
85
86 uma_sizek = gms_sizek + gsm_sizek;
87 }
Arthur Heymans89089312018-06-26 21:01:40 +020088 const u8 esmramc = pci_read_config8(mch, D0F0_ESMRAMC);
Arthur Heymans8b766052018-01-24 23:25:13 +010089 const u32 tseg_sizek = decode_tseg_size(esmramc);
90 printk(BIOS_DEBUG, " and %uM TSEG\n", tseg_sizek >> 10);
91 tomk -= tseg_sizek;
92 uma_sizek += tseg_sizek;
Patrick Georgi2efc8802012-11-06 11:03:53 +010093
Arthur Heymans17ad4592018-08-06 15:35:28 +020094 /* cbmem_top can be shifted downwards due to alignment.
95 Mark the region between cbmem_top and tomk as unusable */
Arthur Heymans98435ed2022-05-06 12:22:32 +020096 delta_cbmem = tomk - ((uintptr_t)cbmem_top() >> 10);
Arthur Heymans17ad4592018-08-06 15:35:28 +020097 tomk -= delta_cbmem;
98 uma_sizek += delta_cbmem;
99
100 printk(BIOS_DEBUG, "Unused RAM between cbmem_top and TOM: 0x%xK\n",
101 delta_cbmem);
102
Nico Huberca3e1212017-10-02 20:07:53 +0200103 printk(BIOS_INFO, "Available memory below 4GB: %uM\n", tomk >> 10);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100104
Nico Huber58ba83f2021-01-17 21:50:55 +0100105 /* Report lowest memory region */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300106 ram_resource_kb(dev, idx++, 0, 0xa0000 / KiB);
Nico Huber58ba83f2021-01-17 21:50:55 +0100107
108 /*
109 * Reserve everything between A segment and 1MB:
110 *
111 * 0xa0000 - 0xbffff: Legacy VGA
112 * 0xc0000 - 0xfffff: RAM
113 */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300114 mmio_resource_kb(dev, idx++, 0xa0000 / KiB, (0xc0000 - 0xa0000) / KiB);
115 reserved_ram_resource_kb(dev, idx++, 0xc0000 / KiB, (1*MiB - 0xc0000) / KiB);
Nico Huber58ba83f2021-01-17 21:50:55 +0100116
117 /* Report < 4GB memory */
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300118 ram_resource_kb(dev, idx++, 1*MiB / KiB, tomk - 1*MiB / KiB);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100119
120 /*
121 * If >= 4GB installed then memory from TOLUD to 4GB
122 * is remapped above TOM, TOUUD will account for both
123 */
124 touud >>= 10; /* Convert to KB */
125 if (touud > 4096 * 1024) {
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300126 ram_resource_kb(dev, idx++, 4096 * 1024, touud - (4096 * 1024));
Patrick Georgi2efc8802012-11-06 11:03:53 +0100127 printk(BIOS_INFO, "Available memory above 4GB: %lluM\n",
128 (touud >> 10) - 4096);
129 }
130
131 printk(BIOS_DEBUG, "Adding UMA memory area base=0x%llx "
132 "size=0x%llx\n", ((u64)tomk) << 10, ((u64)uma_sizek) << 10);
Kyösti Mälkki27d62992022-05-24 20:25:58 +0300133 /* Don't use uma_resource_kb() as our UMA touches the PCI hole. */
134 fixed_mem_resource_kb(dev, idx++, tomk, uma_sizek, IORESOURCE_RESERVE);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100135
Kyösti Mälkkic1d4d0b2021-06-26 19:09:05 +0300136 mmconf_resource(dev, idx++);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100137}
138
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100139static void mch_domain_set_resources(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100140{
141 struct resource *resource;
142 int i;
143
Nico Huber58ba83f2021-01-17 21:50:55 +0100144 for (i = 3; i <= 9; ++i) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100145 /* Report read resources. */
Vladimir Serbinenko40412c62014-11-12 00:09:20 +0100146 resource = probe_resource(dev, i);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100147 if (resource)
148 report_resource_stored(dev, resource, "");
149 }
150
151 assign_resources(dev->link_list);
152}
153
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100154static void mch_domain_init(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100155{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300156 struct device *mch = pcidev_on_root(0, 0);
Arthur Heymans89089312018-06-26 21:01:40 +0200157
Patrick Georgi2efc8802012-11-06 11:03:53 +0100158 /* Enable SERR */
Elyes HAOUAS5ac723e2020-04-29 09:09:12 +0200159 pci_or_config16(mch, PCI_COMMAND, PCI_COMMAND_SERR);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100160}
161
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100162static const char *northbridge_acpi_name(const struct device *dev)
163{
164 if (dev->path.type == DEVICE_PATH_DOMAIN)
165 return "PCI0";
166
167 if (dev->path.type != DEVICE_PATH_PCI || dev->bus->secondary != 0)
168 return NULL;
169
170 switch (dev->path.pci.devfn) {
171 case PCI_DEVFN(0, 0):
172 return "MCHC";
173 }
174
175 return NULL;
176}
177
Arthur Heymansaade90e2018-01-25 00:33:45 +0100178void northbridge_write_smram(u8 smram)
179{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300180 struct device *dev = pcidev_on_root(0, 0);
Arthur Heymans48fa9222018-11-19 13:08:01 +0100181
182 if (dev == NULL)
183 die("could not find pci 00:00.0!\n");
184
185 pci_write_config8(dev, D0F0_SMRAM, smram);
Arthur Heymansaade90e2018-01-25 00:33:45 +0100186}
187
Arthur Heymans022d2352022-05-06 12:10:39 +0200188static void set_above_4g_pci(const struct device *dev)
189{
190 const uint64_t touud = get_touud();
191 const uint64_t len = POWER_OF_2(cpu_phys_address_size()) - touud;
192
193 const char *scope = acpi_device_path(dev);
194 acpigen_write_scope(scope);
195 acpigen_write_name_qword("A4GB", touud);
196 acpigen_write_name_qword("A4GS", len);
197 acpigen_pop_len();
198
199 printk(BIOS_DEBUG, "PCI space above 4GB MMIO is at 0x%llx, len = 0x%llx\n", touud, len);
200}
201
202static void pci_domain_ssdt(const struct device *dev)
203{
204 generate_cpu_entries(dev);
205 set_above_4g_pci(dev);
206}
207
Patrick Georgi2efc8802012-11-06 11:03:53 +0100208static struct device_operations pci_domain_ops = {
209 .read_resources = mch_domain_read_resources,
210 .set_resources = mch_domain_set_resources,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100211 .init = mch_domain_init,
212 .scan_bus = pci_domain_scan_bus,
Vladimir Serbinenko33769a52014-08-30 22:39:20 +0200213 .write_acpi_tables = northbridge_write_acpi_tables,
Arthur Heymans022d2352022-05-06 12:10:39 +0200214 .acpi_fill_ssdt = pci_domain_ssdt,
Arthur Heymanse798e6a2017-12-23 23:09:54 +0100215 .acpi_name = northbridge_acpi_name,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100216};
217
Patrick Georgi2efc8802012-11-06 11:03:53 +0100218static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200219 .read_resources = noop_read_resources,
220 .set_resources = noop_set_resources,
Kyösti Mälkkib3267e02019-08-13 16:44:04 +0300221 .init = mp_cpu_bus_init,
Patrick Georgi2efc8802012-11-06 11:03:53 +0100222};
223
Elyes HAOUAS6dcdaaf2018-02-09 07:44:31 +0100224static void enable_dev(struct device *dev)
Patrick Georgi2efc8802012-11-06 11:03:53 +0100225{
226 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800227 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100228 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800229 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Patrick Georgi2efc8802012-11-06 11:03:53 +0100230 dev->ops = &cpu_bus_ops;
231 }
Patrick Georgi2efc8802012-11-06 11:03:53 +0100232}
233
234static void gm45_init(void *const chip_info)
235{
236 int dev, fn, bit_base;
237
Kyösti Mälkki98a91742018-05-21 21:29:16 +0300238 struct device *const d0f0 = pcidev_on_root(0x0, 0);
Patrick Georgi2efc8802012-11-06 11:03:53 +0100239
240 /* Hide internal functions based on devicetree info. */
241 for (dev = 3; dev > 0; --dev) {
242 switch (dev) {
243 case 3: /* ME */
244 fn = 3;
245 bit_base = 6;
246 break;
247 case 2: /* IGD */
248 fn = 1;
249 bit_base = 3;
250 break;
251 case 1: /* PEG */
252 fn = 0;
253 bit_base = 1;
254 break;
255 }
256 for (; fn >= 0; --fn) {
Angel Ponsb0535832020-06-08 11:46:58 +0200257 const struct device *const d = pcidev_on_root(dev, fn);
258 if (!d || d->enabled)
259 continue;
260 /* FIXME: Using bitwise ops changes the binary */
Patrick Georgi2efc8802012-11-06 11:03:53 +0100261 pci_write_config32(d0f0, D0F0_DEVEN,
Angel Ponsb0535832020-06-08 11:46:58 +0200262 pci_read_config32(d0f0, D0F0_DEVEN) & ~(1 << (bit_base + fn)));
Patrick Georgi2efc8802012-11-06 11:03:53 +0100263 }
264 }
265
266 const u32 deven = pci_read_config32(d0f0, D0F0_DEVEN);
267 if (!(deven & (0xf << 6)))
268 pci_write_config32(d0f0, D0F0_DEVEN, deven & ~(1 << 14));
269}
270
271struct chip_operations northbridge_intel_gm45_ops = {
272 CHIP_NAME("Intel GM45 Northbridge")
273 .enable_dev = enable_dev,
274 .init = gm45_init,
275};