blob: 58305c894c80a571f15cf7a60ff12512b4eaf099 [file] [log] [blame]
Stefan Reinauere1ae4b22012-04-27 23:20:58 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 The ChromiumOS Authors. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <stdint.h>
22#include <string.h>
23#include <lib.h>
24#include <timestamp.h>
25#include <arch/io.h>
26#include <arch/romcc_io.h>
27#include <device/pci_def.h>
28#include <device/pnp_def.h>
29#include <cpu/x86/lapic.h>
30#include <pc80/mc146818rtc.h>
31#include <cbmem.h>
32#include <console/console.h>
33#include "superio/ite/it8772f/it8772f.h"
34#include "superio/ite/it8772f/early_serial.c"
35#include "northbridge/intel/sandybridge/sandybridge.h"
36#include "northbridge/intel/sandybridge/raminit.h"
37#include "southbridge/intel/bd82x6x/pch.h"
38#include "southbridge/intel/bd82x6x/gpio.h"
39#include <arch/cpu.h>
40#include <cpu/x86/bist.h>
41#include <cpu/x86/msr.h>
42#include "gpio.h"
43#if CONFIG_CONSOLE_SERIAL8250
44#include "superio/smsc/lpc47n207/lpc47n207.h"
45#include "superio/smsc/lpc47n207/early_serial.c"
46#endif
47#if CONFIG_CHROMEOS
48#include <vendorcode/google/chromeos/chromeos.h>
49#endif
50
51/* Stumpy USB Reset Disable defined in cmos.layout */
52#if CONFIG_USE_OPTION_TABLE
53#include "option_table.h"
54#define CMOS_USB_RESET_DISABLE (CMOS_VSTART_stumpy_usb_reset_disable >> 3)
55#else
56#define CMOS_USB_RESET_DISABLE (400 >> 3)
57#endif
58#define USB_RESET_DISABLE_MAGIC (0xdd) /* Disable if set to this */
59
60static void pch_enable_lpc(void)
61{
62 /* Set COM1/COM2 decode range */
63 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0010);
64
65#if CONFIG_CONSOLE_SERIAL8250
66 /* Enable SuperIO + PS/2 Keyboard/Mouse + COM1 + lpc47n207 config*/
67 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN |\
68 CNF2_LPC_EN | COMA_LPC_EN);
69
70 /* map full 256 bytes at 0x1600 to the LPC bus */
71 pci_write_config32(PCH_LPC_DEV, LPC_GEN1_DEC, 0xfc1601);
72
73 try_enabling_LPC47N207_uart();
74#else
75 /* Enable SuperIO + PS/2 Keyboard/Mouse */
76 pci_write_config16(PCH_LPC_DEV, LPC_EN, CNF1_LPC_EN | KBC_LPC_EN);
77#endif
78}
79
80static void rcba_config(void)
81{
82 u32 reg32;
83
84 /*
85 * GFX INTA -> PIRQA (MSI)
86 * D28IP_P1IP WLAN INTA -> PIRQB
87 * D28IP_P4IP ETH0 INTB -> PIRQC
88 * D29IP_E1P EHCI1 INTA -> PIRQD
89 * D26IP_E2P EHCI2 INTA -> PIRQE
90 * D31IP_SIP SATA INTA -> PIRQF (MSI)
91 * D31IP_SMIP SMBUS INTB -> PIRQG
92 * D31IP_TTIP THRT INTC -> PIRQH
93 * D27IP_ZIP HDA INTA -> PIRQG (MSI)
94 */
95
96 /* Device interrupt pin register (board specific) */
97 RCBA32(D31IP) = (INTC << D31IP_TTIP) | (NOINT << D31IP_SIP2) |
98 (INTB << D31IP_SMIP) | (INTA << D31IP_SIP);
99 RCBA32(D30IP) = (NOINT << D30IP_PIP);
100 RCBA32(D29IP) = (INTA << D29IP_E1P);
101 RCBA32(D28IP) = (INTA << D28IP_P1IP) | (INTC << D28IP_P3IP) |
102 (INTB << D28IP_P4IP);
103 RCBA32(D27IP) = (INTA << D27IP_ZIP);
104 RCBA32(D26IP) = (INTA << D26IP_E2P);
105 RCBA32(D25IP) = (NOINT << D25IP_LIP);
106 RCBA32(D22IP) = (NOINT << D22IP_MEI1IP);
107
108 /* Device interrupt route registers */
109 DIR_ROUTE(D31IR, PIRQF, PIRQG, PIRQH, PIRQA);
110 DIR_ROUTE(D29IR, PIRQD, PIRQE, PIRQF, PIRQG);
111 DIR_ROUTE(D28IR, PIRQB, PIRQC, PIRQD, PIRQE);
112 DIR_ROUTE(D27IR, PIRQG, PIRQH, PIRQA, PIRQB);
113 DIR_ROUTE(D26IR, PIRQE, PIRQF, PIRQG, PIRQH);
114 DIR_ROUTE(D25IR, PIRQA, PIRQB, PIRQC, PIRQD);
115 DIR_ROUTE(D22IR, PIRQA, PIRQB, PIRQC, PIRQD);
116
117 /* Enable IOAPIC (generic) */
118 RCBA16(OIC) = 0x0100;
119 /* PCH BWG says to read back the IOAPIC enable register */
120 (void) RCBA16(OIC);
121
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200122 /* Disable unused devices (board specific) */
123 reg32 = RCBA32(FD);
124 reg32 |= PCH_DISABLE_ALWAYS;
125 RCBA32(FD) = reg32;
126}
127
128static void early_pch_init(void)
129{
130 u8 reg8;
131
132 // reset rtc power status
133 reg8 = pci_read_config8(PCH_LPC_DEV, 0xa4);
134 reg8 &= ~(1 << 2);
135 pci_write_config8(PCH_LPC_DEV, 0xa4, reg8);
136}
137
138static void setup_sio_gpios(void)
139{
140 /*
141 * GPIO10 as USBPWRON12#
142 * GPIO12 as USBPWRON13#
143 */
144 it8772f_gpio_setup(1, 0x05, 0x05, 0x00, 0x05, 0x05);
145
146 /*
147 * GPIO22 as wake SCI#
148 */
149 it8772f_gpio_setup(2, 0x04, 0x04, 0x00, 0x04, 0x04);
150
151 /*
152 * GPIO32 as EXTSMI#
153 */
154 it8772f_gpio_setup(3, 0x04, 0x04, 0x00, 0x04, 0x04);
155
156 /*
157 * GPIO45 as LED_POWER#
158 */
159 it8772f_gpio_setup(4, 0x20, 0x20, 0x20, 0x20, 0x20);
160
161 /*
162 * GPIO51 as USBPWRON8#
163 * GPIO52 as USBPWRON1#
164 */
165 it8772f_gpio_setup(5, 0x06, 0x06, 0x00, 0x06, 0x06);
166 it8772f_gpio_setup(6, 0x00, 0x00, 0x00, 0x00, 0x00);
167}
168
169void main(unsigned long bist)
170{
171 int boot_mode = 0;
172 int cbmem_was_initted;
173 u32 pm1_cnt;
174 u16 pm1_sts;
175
176#if CONFIG_COLLECT_TIMESTAMPS
177 tsc_t start_romstage_time;
178 tsc_t before_dram_time;
179 tsc_t after_dram_time;
180 tsc_t base_time = {
181 .lo = pci_read_config32(PCI_DEV(0, 0x00, 0), 0xdc),
182 .hi = pci_read_config32(PCI_DEV(0, 0x1f, 2), 0xd0)
183 };
184#endif
185 struct pei_data pei_data = {
Stefan Reinauere6063fe2012-04-30 14:57:51 -0700186 mchbar: DEFAULT_MCHBAR,
187 dmibar: DEFAULT_DMIBAR,
188 epbar: DEFAULT_EPBAR,
189 pciexbar: CONFIG_MMCONF_BASE_ADDRESS,
190 smbusbar: SMBUS_IO_BASE,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200191 wdbbar: 0x4000000,
192 wdbsize: 0x1000,
Stefan Reinauere6063fe2012-04-30 14:57:51 -0700193 hpet_address: HPET_ADDR,
194 rcba: DEFAULT_RCBABASE,
195 pmbase: DEFAULT_PMBASE,
196 gpiobase: DEFAULT_GPIOBASE,
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200197 thermalbase: 0xfed08000,
198 system_type: 0, // 0 Mobile, 1 Desktop/Server
199 tseg_size: CONFIG_SMM_TSEG_SIZE,
200 spd_addresses: { 0x50, 0x00,0x52,0x00 },
201 ts_addresses: { 0x00, 0x00, 0x00, 0x00 },
202 ec_present: 0,
203 // 0 = leave channel enabled
204 // 1 = disable dimm 0 on channel
205 // 2 = disable dimm 1 on channel
206 // 3 = disable dimm 0+1 on channel
207 dimm_channel0_disabled: 2,
208 dimm_channel1_disabled: 2,
209 usb_port_config: {
210 { 1, 0, 0x0080 }, /* P0: Front port (OC0) */
211 { 1, 1, 0x0040 }, /* P1: Back port (OC1) */
212 { 1, 0, 0x0040 }, /* P2: MINIPCIE1 (no OC) */
213 { 1, 0, 0x0040 }, /* P3: MMC (no OC) */
214 { 1, 2, 0x0080 }, /* P4: Front port (OC2) */
215 { 0, 0, 0x0000 }, /* P5: Empty */
216 { 0, 0, 0x0000 }, /* P6: Empty */
217 { 0, 0, 0x0000 }, /* P7: Empty */
218 { 1, 4, 0x0040 }, /* P8: Back port (OC4) */
219 { 1, 4, 0x0040 }, /* P9: MINIPCIE3 (no OC) */
220 { 1, 4, 0x0040 }, /* P10: BLUETOOTH (no OC) */
221 { 0, 4, 0x0000 }, /* P11: Empty */
222 { 1, 6, 0x0040 }, /* P12: Back port (OC6) */
223 { 1, 5, 0x0040 }, /* P13: Back port (OC5) */
224 },
225 };
226
227#if CONFIG_COLLECT_TIMESTAMPS
228 start_romstage_time = rdtsc();
229#endif
230
231 if (bist == 0)
232 enable_lapic();
233
234 pch_enable_lpc();
235
236 /* Enable GPIOs */
237 pci_write_config32(PCH_LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE|1);
238 pci_write_config8(PCH_LPC_DEV, GPIO_CNTL, 0x10);
239 setup_pch_gpios(&stumpy_gpio_map);
240 setup_sio_gpios();
241
242 /* Early SuperIO setup */
243 it8772f_kill_watchdog();
244 it8772f_ac_resume_southbridge();
245 it8772f_enable_serial(PNP_DEV(IT8772F_BASE, IT8772F_SP1),
246 CONFIG_TTYS0_BASE);
247 console_init();
248
249#if CONFIG_CHROMEOS
250 save_chromeos_gpios();
251#endif
252
253 /* Halt if there was a built in self test failure */
254 report_bist_failure(bist);
255
256 if (MCHBAR16(SSKPD) == 0xCAFE) {
257 printk(BIOS_DEBUG, "soft reset detected\n");
258 boot_mode = 1;
259
260 /* System is not happy after keyboard reset... */
261 printk(BIOS_DEBUG, "Issuing CF9 warm reset\n");
262 outb(0x6, 0xcf9);
263 hlt();
264 }
265
266 /* Perform some early chipset initialization required
267 * before RAM initialization can work
268 */
269 sandybridge_early_initialization(SANDYBRIDGE_MOBILE);
270 printk(BIOS_DEBUG, "Back from sandybridge_early_initialization()\n");
271
272 /* Check PM1_STS[15] to see if we are waking from Sx */
273 pm1_sts = inw(DEFAULT_PMBASE + PM1_STS);
274
275 /* Read PM1_CNT[12:10] to determine which Sx state */
276 pm1_cnt = inl(DEFAULT_PMBASE + PM1_CNT);
277
278 if ((pm1_sts & WAK_STS) && ((pm1_cnt >> 10) & 7) == 5) {
279#if CONFIG_HAVE_ACPI_RESUME
280 printk(BIOS_DEBUG, "Resume from S3 detected.\n");
281 boot_mode = 2;
282 /* Clear SLP_TYPE. This will break stage2 but
283 * we care for that when we get there.
284 */
285 outl(pm1_cnt & ~(7 << 10), DEFAULT_PMBASE + PM1_CNT);
286#else
287 printk(BIOS_DEBUG, "Resume from S3 detected, but disabled.\n");
288#endif
289 }
290
291 post_code(0x38);
292 /* Enable SPD ROMs and DDR-III DRAM */
293 enable_smbus();
294
295 /* Prepare USB controller early in S3 resume */
296 if (boot_mode == 2) {
297 /*
298 * For Stumpy the back USB ports are reset on resume
299 * so default to resetting the controller to make the
300 * kernel happy. There is a CMOS flag to disable the
301 * controller reset in case the kernel can tolerate
302 * the device power loss better in the future.
303 */
304 u8 magic = cmos_read(CMOS_USB_RESET_DISABLE);
305
306 if (magic == USB_RESET_DISABLE_MAGIC) {
307 printk(BIOS_DEBUG, "USB Controller Reset Disabled\n");
308 enable_usb_bar();
309 } else {
310 printk(BIOS_DEBUG, "USB Controller Reset Enabled\n");
311 }
312 } else {
313 /* Ensure USB reset on resume is enabled at boot */
314 cmos_write(0, CMOS_USB_RESET_DISABLE);
315 }
316
317 post_code(0x39);
318 pei_data.boot_mode = boot_mode;
319#if CONFIG_COLLECT_TIMESTAMPS
320 before_dram_time = rdtsc();
321#endif
322 sdram_initialize(&pei_data);
323
324#if CONFIG_COLLECT_TIMESTAMPS
325 after_dram_time = rdtsc();
326#endif
327 post_code(0x3a);
328 /* Perform some initialization that must run before stage2 */
329 early_pch_init();
330 post_code(0x3b);
331
332 rcba_config();
333 post_code(0x3c);
334
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200335 quick_ram_check();
Stefan Reinauerafcaac22012-06-18 15:43:50 -0700336 post_code(0x3e);
Stefan Reinauere1ae4b22012-04-27 23:20:58 +0200337
338 MCHBAR16(SSKPD) = 0xCAFE;
339#if CONFIG_EARLY_CBMEM_INIT
340 cbmem_was_initted = !cbmem_initialize();
341#else
342 cbmem_was_initted = cbmem_reinit((uint64_t) (get_top_of_ram()
343 - HIGH_MEMORY_SIZE));
344#endif
345
346#if CONFIG_HAVE_ACPI_RESUME
347 /* If there is no high memory area, we didn't boot before, so
348 * this is not a resume. In that case we just create the cbmem toc.
349 */
350
351 *(u32 *)CBMEM_BOOT_MODE = 0;
352 *(u32 *)CBMEM_RESUME_BACKUP = 0;
353
354 if ((boot_mode == 2) && cbmem_was_initted) {
355 void *resume_backup_memory = cbmem_find(CBMEM_ID_RESUME);
356 if (resume_backup_memory) {
357 *(u32 *)CBMEM_BOOT_MODE = boot_mode;
358 *(u32 *)CBMEM_RESUME_BACKUP = (u32)resume_backup_memory;
359 }
360 /* Magic for S3 resume */
361 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafed00d);
362 } else if (boot_mode == 2) {
363 /* Failed S3 resume, reset to come up cleanly */
364 outb(0x6, 0xcf9);
365 hlt();
366 } else {
367 pci_write_config32(PCI_DEV(0, 0x00, 0), SKPAD, 0xcafebabe);
368 }
369#endif
370 post_code(0x3f);
371#if CONFIG_CHROMEOS
372 init_chromeos(boot_mode);
373#endif
374#if CONFIG_COLLECT_TIMESTAMPS
375 timestamp_init(base_time);
376 timestamp_add(TS_START_ROMSTAGE, start_romstage_time );
377 timestamp_add(TS_BEFORE_INITRAM, before_dram_time );
378 timestamp_add(TS_AFTER_INITRAM, after_dram_time );
379 timestamp_add_now(TS_END_ROMSTAGE);
380#endif
381#if CONFIG_CONSOLE_CBMEM
382 /* Keep this the last thing this function does. */
383 cbmemc_reinit();
384#endif
385}