blob: 6c8f0e426cf39c739eac4e07ed626a37a866ef68 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Kerry Sheha3f06072012-02-07 20:32:38 +08002
Kyösti Mälkkief844012013-06-25 23:17:43 +03003// Use simple device model for this file even in ramstage
4#define __SIMPLE_DEVICE__
5
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Nico Huber3e1b3b12018-10-07 12:45:47 +02007#include <cf9_reset.h>
Kerry Sheha3f06072012-02-07 20:32:38 +08008#include <reset.h>
Kerry Sheha3f06072012-02-07 20:32:38 +08009
Elyes Haouas090fcec2022-02-11 22:19:41 +010010#define HT_INIT_CONTROL 0x6c
Elyes Haouas616be8c2022-07-16 09:50:29 +020011#define HTIC_BIOSR_Detect (1 << 5)
Kerry Sheha3f06072012-02-07 20:32:38 +080012
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +020013#define DEV_CDB 0x18
Elyes Haouas616be8c2022-07-16 09:50:29 +020014#define NODE_PCI(x, fn) (((DEV_CDB + x) < 32) ? (PCI_DEV(0, (DEV_CDB + x), fn)) : (PCI_DEV((0 - 1), (DEV_CDB + x - 32), fn)))
Kerry Sheha3f06072012-02-07 20:32:38 +080015
Nico Huber3e1b3b12018-10-07 12:45:47 +020016void cf9_reset_prepare(void)
Kerry Sheha3f06072012-02-07 20:32:38 +080017{
18 u32 nodes;
19 u32 htic;
Kyösti Mälkki3f9a62e2013-06-20 20:25:21 +030020 pci_devfn_t dev;
Kerry Sheha3f06072012-02-07 20:32:38 +080021 int i;
22
Kyösti Mälkki3d3152e2019-01-10 09:05:30 +020023 nodes = ((pci_read_config32(PCI_DEV(0, DEV_CDB, 0), 0x60) >> 4) & 7) + 1;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020024 for (i = 0; i < nodes; i++) {
Kerry Sheha3f06072012-02-07 20:32:38 +080025 dev = NODE_PCI(i, 0);
26 htic = pci_read_config32(dev, HT_INIT_CONTROL);
27 htic &= ~HTIC_BIOSR_Detect;
28 pci_write_config32(dev, HT_INIT_CONTROL, htic);
29 }
30}
31
Nico Huber3e1b3b12018-10-07 12:45:47 +020032void do_board_reset(void)
Kerry Sheha3f06072012-02-07 20:32:38 +080033{
Nico Huber3e1b3b12018-10-07 12:45:47 +020034 system_reset();
Kerry Sheha3f06072012-02-07 20:32:38 +080035}