blob: a742e22df9bdc33b2450c1797248e98981b264a5 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Zheng Bao7b4a99c2013-11-05 13:58:50 +08002
Alexandru Gagniuc01e0adf2014-03-29 17:07:26 -05003#include <Proc/Fch/FchPlatform.h>
4#include <Proc/Fch/Fch.h>
Zheng Bao7b4a99c2013-11-05 13:58:50 +08005#include <device/device.h>
6#include "hudson.h"
Elyes HAOUAS19f5ba82018-10-14 14:52:06 +02007#include <AGESA.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +01008#include <console/console.h>
Kyösti Mälkki38aff1a2017-07-26 00:57:30 +03009#include <northbridge/amd/agesa/state_machine.h>
10
Zheng Bao7b4a99c2013-11-05 13:58:50 +080011extern FCH_DATA_BLOCK InitEnvCfgDefault;
12extern FCH_INTERFACE FchInterfaceDefault;
13extern FCH_RESET_DATA_BLOCK InitResetCfgDefault;
14extern FCH_RESET_INTERFACE FchResetInterfaceDefault;
15
16#define DUMP_FCH_SETTING 0
17
Kyösti Mälkki38aff1a2017-07-26 00:57:30 +030018static void s3_resume_init_data(FCH_DATA_BLOCK *FchParams)
Zheng Bao7b4a99c2013-11-05 13:58:50 +080019{
Zheng Bao7b4a99c2013-11-05 13:58:50 +080020 *FchParams = InitEnvCfgDefault;
Zheng Bao7b4a99c2013-11-05 13:58:50 +080021
22 FchParams->Usb.Xhci0Enable = InitResetCfgDefault.FchReset.Xhci0Enable;
23 FchParams->Usb.Xhci1Enable = InitResetCfgDefault.FchReset.Xhci1Enable;
24 FchParams->Spi.SpiFastSpeed = InitResetCfgDefault.FastSpeed;
25 FchParams->Spi.WriteSpeed = InitResetCfgDefault.WriteSpeed;
26 FchParams->Spi.SpiMode = InitResetCfgDefault.Mode;
27 FchParams->Spi.AutoMode = InitResetCfgDefault.AutoMode;
28 FchParams->Spi.SpiBurstWrite = InitResetCfgDefault.BurstWrite;
29 FchParams->Sata.SataMode.Sata6AhciCap = (UINT8) InitResetCfgDefault.Sata6AhciCap;
30 FchParams->Misc.Cg2Pll = InitResetCfgDefault.Cg2Pll;
31 FchParams->Sata.SataMode.SataSetMaxGen2 = InitResetCfgDefault.SataSetMaxGen2;
32 FchParams->Sata.SataMode.SataClkMode = InitResetCfgDefault.SataClkMode;
33 FchParams->Sata.SataMode.SataModeReg = InitResetCfgDefault.SataModeReg;
34 FchParams->Sata.SataInternal100Spread = (UINT8) InitResetCfgDefault.SataInternal100Spread;
35 FchParams->Spi.SpiSpeed = InitResetCfgDefault.SpiSpeed;
36 FchParams->Gpp = InitResetCfgDefault.Gpp;
37 FchParams->Gpp.GppFunctionEnable = FchResetInterfaceDefault.GppEnable;
38
39 FchParams->Gpp.GppLinkConfig = UserOptions.FchBldCfg->CfgFchGppLinkConfig;
40 FchParams->Gpp.PortCfg[0].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort0Present;
41 FchParams->Gpp.PortCfg[1].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort1Present;
42 FchParams->Gpp.PortCfg[2].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort2Present;
43 FchParams->Gpp.PortCfg[3].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort3Present;
44 FchParams->Gpp.PortCfg[0].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort0HotPlug;
45 FchParams->Gpp.PortCfg[1].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort1HotPlug;
46 FchParams->Gpp.PortCfg[2].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort2HotPlug;
47 FchParams->Gpp.PortCfg[3].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort3HotPlug;
48
49 FchParams->HwAcpi.Smbus0BaseAddress = UserOptions.FchBldCfg->CfgSmbus0BaseAddress;
50 FchParams->HwAcpi.Smbus1BaseAddress = UserOptions.FchBldCfg->CfgSmbus1BaseAddress;
51 FchParams->HwAcpi.SioPmeBaseAddress = UserOptions.FchBldCfg->CfgSioPmeBaseAddress;
52 FchParams->HwAcpi.AcpiPm1EvtBlkAddr = UserOptions.FchBldCfg->CfgAcpiPm1EvtBlkAddr;
53 FchParams->HwAcpi.AcpiPm1CntBlkAddr = UserOptions.FchBldCfg->CfgAcpiPm1CntBlkAddr;
54 FchParams->HwAcpi.AcpiPmTmrBlkAddr = UserOptions.FchBldCfg->CfgAcpiPmTmrBlkAddr;
55 FchParams->HwAcpi.CpuControlBlkAddr = UserOptions.FchBldCfg->CfgCpuControlBlkAddr;
56 FchParams->HwAcpi.AcpiGpe0BlkAddr = UserOptions.FchBldCfg->CfgAcpiGpe0BlkAddr;
57 FchParams->HwAcpi.SmiCmdPortAddr = UserOptions.FchBldCfg->CfgSmiCmdPortAddr;
58 FchParams->HwAcpi.AcpiPmaCntBlkAddr = UserOptions.FchBldCfg->CfgAcpiPmaCntBlkAddr;
59 FchParams->HwAcpi.WatchDogTimerBase = UserOptions.FchBldCfg->CfgWatchDogTimerBase;
60 FchParams->Sata.SataRaid5Ssid = UserOptions.FchBldCfg->CfgSataRaid5Ssid;
61 FchParams->Sata.SataRaidSsid = UserOptions.FchBldCfg->CfgSataRaidSsid;
62 FchParams->Sata.SataAhciSsid = UserOptions.FchBldCfg->CfgSataAhciSsid;
63 FchParams->Sata.SataIdeSsid = UserOptions.FchBldCfg->CfgSataIdeSsid;
64 FchParams->Spi.RomBaseAddress = UserOptions.FchBldCfg->CfgSpiRomBaseAddress;
65 FchParams->Sd.SdSsid = UserOptions.FchBldCfg->CfgSdSsid;
66 FchParams->Spi.LpcSsid = UserOptions.FchBldCfg->CfgLpcSsid;
67 FchParams->Hpet.HpetBase = UserOptions.FchBldCfg->CfgHpetBaseAddress;
68 FchParams->Azalia.AzaliaSsid = UserOptions.FchBldCfg->CfgAzaliaSsid;
69 FchParams->Smbus.SmbusSsid = UserOptions.FchBldCfg->CfgSmbusSsid;
70 FchParams->Ide.IdeSsid = UserOptions.FchBldCfg->CfgIdeSsid;
71 FchParams->Usb.EhciSsid = UserOptions.FchBldCfg->CfgEhciSsid;
72 FchParams->Usb.OhciSsid = UserOptions.FchBldCfg->CfgOhciSsid;
73 FchParams->Usb.XhciSsid = UserOptions.FchBldCfg->CfgXhciSsid;
74 FchParams->Ir.IrPinControl = UserOptions.FchBldCfg->CfgFchIrPinControl;
75 FchParams->Sd.SdClockControl = UserOptions.FchBldCfg->CfgFchSdClockControl;
76
77 FchParams->Sd.SdConfig = FchInterfaceDefault.SdConfig;
78 FchParams->Azalia.AzaliaEnable = FchInterfaceDefault.AzaliaController;
79 FchParams->Ir.IrConfig = FchInterfaceDefault.IrConfig;
80 FchParams->Ab.NbSbGen2 = FchInterfaceDefault.UmiGen2;
81 FchParams->Sata.SataClass = FchInterfaceDefault.SataClass;
82 FchParams->Sata.SataMode.SataEnable = FchInterfaceDefault.SataEnable;
83 FchParams->Sata.SataMode.IdeEnable = FchInterfaceDefault.IdeEnable;
84 FchParams->Sata.SataIdeMode = FchInterfaceDefault.SataIdeMode;
85 FchParams->Usb.Ohci1Enable = FchInterfaceDefault.Ohci1Enable;
86 FchParams->Usb.Ehci1Enable = FchInterfaceDefault.Ohci1Enable;
87 FchParams->Usb.Ohci2Enable = FchInterfaceDefault.Ohci2Enable;
88 FchParams->Usb.Ehci2Enable = FchInterfaceDefault.Ohci2Enable;
89 FchParams->Usb.Ohci3Enable = FchInterfaceDefault.Ohci3Enable;
90 FchParams->Usb.Ehci3Enable = FchInterfaceDefault.Ohci3Enable;
91 FchParams->Usb.Ohci4Enable = FchInterfaceDefault.Ohci4Enable;
92 FchParams->HwAcpi.PwrFailShadow = FchInterfaceDefault.FchPowerFail;
93
Julius Wernercd49cce2019-03-05 16:53:33 -080094 FchParams->Usb.Xhci0Enable = CONFIG(HUDSON_XHCI_ENABLE);
Elyes HAOUASb0f19882018-06-09 11:59:00 +020095 FchParams->Usb.Xhci1Enable = FALSE;
Zheng Bao7b4a99c2013-11-05 13:58:50 +080096
97#if DUMP_FCH_SETTING
98 int i;
99
100 for (i = 0; i < sizeof(FchParams); i++) {
Elyes Haouas7d892642022-07-16 09:49:53 +0200101 printk(BIOS_DEBUG, " %02x", ((u8 *)FchParams)[i]);
Zheng Bao7b4a99c2013-11-05 13:58:50 +0800102 if ((i % 16) == 15)
103 printk(BIOS_DEBUG, "\n");
104 }
105#endif
106}
Kyösti Mälkki38aff1a2017-07-26 00:57:30 +0300107
108AGESA_STATUS fchs3earlyrestore(AMD_CONFIG_PARAMS *StdHeader)
109{
110 FCH_DATA_BLOCK FchParams;
111
112 /* FIXME: Recover FCH_DATA_BLOCK from CBMEM. */
113 s3_resume_init_data(&FchParams);
114
115 FchParams.StdHeader = StdHeader;
116 FchInitS3EarlyRestore(&FchParams);
117 return AGESA_SUCCESS;
118}
119
120AGESA_STATUS fchs3laterestore(AMD_CONFIG_PARAMS *StdHeader)
121{
122 FCH_DATA_BLOCK FchParams;
123
124 /* FIXME: Recover FCH_DATA_BLOCK from CBMEM. */
125 s3_resume_init_data(&FchParams);
126
127 FchParams.StdHeader = StdHeader;
128 FchInitS3LateRestore(&FchParams);
129
130 return AGESA_SUCCESS;
131}