blob: 99c94b6da708e9f170884526d3b77346c5cf4273 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Zheng Bao7b4a99c2013-11-05 13:58:50 +08003
Alexandru Gagniuc01e0adf2014-03-29 17:07:26 -05004#include <Proc/Fch/FchPlatform.h>
5#include <Proc/Fch/Fch.h>
Zheng Bao7b4a99c2013-11-05 13:58:50 +08006#include <device/device.h>
7#include "hudson.h"
Elyes HAOUAS19f5ba82018-10-14 14:52:06 +02008#include <AGESA.h>
Elyes HAOUAS20eaef02019-03-29 17:45:28 +01009#include <console/console.h>
Kyösti Mälkki38aff1a2017-07-26 00:57:30 +030010#include <northbridge/amd/agesa/state_machine.h>
11
Zheng Bao7b4a99c2013-11-05 13:58:50 +080012extern FCH_DATA_BLOCK InitEnvCfgDefault;
13extern FCH_INTERFACE FchInterfaceDefault;
14extern FCH_RESET_DATA_BLOCK InitResetCfgDefault;
15extern FCH_RESET_INTERFACE FchResetInterfaceDefault;
16
17#define DUMP_FCH_SETTING 0
18
Kyösti Mälkki38aff1a2017-07-26 00:57:30 +030019static void s3_resume_init_data(FCH_DATA_BLOCK *FchParams)
Zheng Bao7b4a99c2013-11-05 13:58:50 +080020{
Zheng Bao7b4a99c2013-11-05 13:58:50 +080021 *FchParams = InitEnvCfgDefault;
Zheng Bao7b4a99c2013-11-05 13:58:50 +080022
23 FchParams->Usb.Xhci0Enable = InitResetCfgDefault.FchReset.Xhci0Enable;
24 FchParams->Usb.Xhci1Enable = InitResetCfgDefault.FchReset.Xhci1Enable;
25 FchParams->Spi.SpiFastSpeed = InitResetCfgDefault.FastSpeed;
26 FchParams->Spi.WriteSpeed = InitResetCfgDefault.WriteSpeed;
27 FchParams->Spi.SpiMode = InitResetCfgDefault.Mode;
28 FchParams->Spi.AutoMode = InitResetCfgDefault.AutoMode;
29 FchParams->Spi.SpiBurstWrite = InitResetCfgDefault.BurstWrite;
30 FchParams->Sata.SataMode.Sata6AhciCap = (UINT8) InitResetCfgDefault.Sata6AhciCap;
31 FchParams->Misc.Cg2Pll = InitResetCfgDefault.Cg2Pll;
32 FchParams->Sata.SataMode.SataSetMaxGen2 = InitResetCfgDefault.SataSetMaxGen2;
33 FchParams->Sata.SataMode.SataClkMode = InitResetCfgDefault.SataClkMode;
34 FchParams->Sata.SataMode.SataModeReg = InitResetCfgDefault.SataModeReg;
35 FchParams->Sata.SataInternal100Spread = (UINT8) InitResetCfgDefault.SataInternal100Spread;
36 FchParams->Spi.SpiSpeed = InitResetCfgDefault.SpiSpeed;
37 FchParams->Gpp = InitResetCfgDefault.Gpp;
38 FchParams->Gpp.GppFunctionEnable = FchResetInterfaceDefault.GppEnable;
39
40 FchParams->Gpp.GppLinkConfig = UserOptions.FchBldCfg->CfgFchGppLinkConfig;
41 FchParams->Gpp.PortCfg[0].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort0Present;
42 FchParams->Gpp.PortCfg[1].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort1Present;
43 FchParams->Gpp.PortCfg[2].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort2Present;
44 FchParams->Gpp.PortCfg[3].PortPresent = UserOptions.FchBldCfg->CfgFchGppPort3Present;
45 FchParams->Gpp.PortCfg[0].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort0HotPlug;
46 FchParams->Gpp.PortCfg[1].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort1HotPlug;
47 FchParams->Gpp.PortCfg[2].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort2HotPlug;
48 FchParams->Gpp.PortCfg[3].PortHotPlug = UserOptions.FchBldCfg->CfgFchGppPort3HotPlug;
49
50 FchParams->HwAcpi.Smbus0BaseAddress = UserOptions.FchBldCfg->CfgSmbus0BaseAddress;
51 FchParams->HwAcpi.Smbus1BaseAddress = UserOptions.FchBldCfg->CfgSmbus1BaseAddress;
52 FchParams->HwAcpi.SioPmeBaseAddress = UserOptions.FchBldCfg->CfgSioPmeBaseAddress;
53 FchParams->HwAcpi.AcpiPm1EvtBlkAddr = UserOptions.FchBldCfg->CfgAcpiPm1EvtBlkAddr;
54 FchParams->HwAcpi.AcpiPm1CntBlkAddr = UserOptions.FchBldCfg->CfgAcpiPm1CntBlkAddr;
55 FchParams->HwAcpi.AcpiPmTmrBlkAddr = UserOptions.FchBldCfg->CfgAcpiPmTmrBlkAddr;
56 FchParams->HwAcpi.CpuControlBlkAddr = UserOptions.FchBldCfg->CfgCpuControlBlkAddr;
57 FchParams->HwAcpi.AcpiGpe0BlkAddr = UserOptions.FchBldCfg->CfgAcpiGpe0BlkAddr;
58 FchParams->HwAcpi.SmiCmdPortAddr = UserOptions.FchBldCfg->CfgSmiCmdPortAddr;
59 FchParams->HwAcpi.AcpiPmaCntBlkAddr = UserOptions.FchBldCfg->CfgAcpiPmaCntBlkAddr;
60 FchParams->HwAcpi.WatchDogTimerBase = UserOptions.FchBldCfg->CfgWatchDogTimerBase;
61 FchParams->Sata.SataRaid5Ssid = UserOptions.FchBldCfg->CfgSataRaid5Ssid;
62 FchParams->Sata.SataRaidSsid = UserOptions.FchBldCfg->CfgSataRaidSsid;
63 FchParams->Sata.SataAhciSsid = UserOptions.FchBldCfg->CfgSataAhciSsid;
64 FchParams->Sata.SataIdeSsid = UserOptions.FchBldCfg->CfgSataIdeSsid;
65 FchParams->Spi.RomBaseAddress = UserOptions.FchBldCfg->CfgSpiRomBaseAddress;
66 FchParams->Sd.SdSsid = UserOptions.FchBldCfg->CfgSdSsid;
67 FchParams->Spi.LpcSsid = UserOptions.FchBldCfg->CfgLpcSsid;
68 FchParams->Hpet.HpetBase = UserOptions.FchBldCfg->CfgHpetBaseAddress;
69 FchParams->Azalia.AzaliaSsid = UserOptions.FchBldCfg->CfgAzaliaSsid;
70 FchParams->Smbus.SmbusSsid = UserOptions.FchBldCfg->CfgSmbusSsid;
71 FchParams->Ide.IdeSsid = UserOptions.FchBldCfg->CfgIdeSsid;
72 FchParams->Usb.EhciSsid = UserOptions.FchBldCfg->CfgEhciSsid;
73 FchParams->Usb.OhciSsid = UserOptions.FchBldCfg->CfgOhciSsid;
74 FchParams->Usb.XhciSsid = UserOptions.FchBldCfg->CfgXhciSsid;
75 FchParams->Ir.IrPinControl = UserOptions.FchBldCfg->CfgFchIrPinControl;
76 FchParams->Sd.SdClockControl = UserOptions.FchBldCfg->CfgFchSdClockControl;
77
78 FchParams->Sd.SdConfig = FchInterfaceDefault.SdConfig;
79 FchParams->Azalia.AzaliaEnable = FchInterfaceDefault.AzaliaController;
80 FchParams->Ir.IrConfig = FchInterfaceDefault.IrConfig;
81 FchParams->Ab.NbSbGen2 = FchInterfaceDefault.UmiGen2;
82 FchParams->Sata.SataClass = FchInterfaceDefault.SataClass;
83 FchParams->Sata.SataMode.SataEnable = FchInterfaceDefault.SataEnable;
84 FchParams->Sata.SataMode.IdeEnable = FchInterfaceDefault.IdeEnable;
85 FchParams->Sata.SataIdeMode = FchInterfaceDefault.SataIdeMode;
86 FchParams->Usb.Ohci1Enable = FchInterfaceDefault.Ohci1Enable;
87 FchParams->Usb.Ehci1Enable = FchInterfaceDefault.Ohci1Enable;
88 FchParams->Usb.Ohci2Enable = FchInterfaceDefault.Ohci2Enable;
89 FchParams->Usb.Ehci2Enable = FchInterfaceDefault.Ohci2Enable;
90 FchParams->Usb.Ohci3Enable = FchInterfaceDefault.Ohci3Enable;
91 FchParams->Usb.Ehci3Enable = FchInterfaceDefault.Ohci3Enable;
92 FchParams->Usb.Ohci4Enable = FchInterfaceDefault.Ohci4Enable;
93 FchParams->HwAcpi.PwrFailShadow = FchInterfaceDefault.FchPowerFail;
94
Julius Wernercd49cce2019-03-05 16:53:33 -080095 FchParams->Usb.Xhci0Enable = CONFIG(HUDSON_XHCI_ENABLE);
Elyes HAOUASb0f19882018-06-09 11:59:00 +020096 FchParams->Usb.Xhci1Enable = FALSE;
Zheng Bao7b4a99c2013-11-05 13:58:50 +080097
98#if DUMP_FCH_SETTING
99 int i;
100
101 for (i = 0; i < sizeof(FchParams); i++) {
102 printk(BIOS_DEBUG, " %02x", ((u8 *) FchParams)[i]);
103 if ((i % 16) == 15)
104 printk(BIOS_DEBUG, "\n");
105 }
106#endif
107}
Kyösti Mälkki38aff1a2017-07-26 00:57:30 +0300108
109AGESA_STATUS fchs3earlyrestore(AMD_CONFIG_PARAMS *StdHeader)
110{
111 FCH_DATA_BLOCK FchParams;
112
113 /* FIXME: Recover FCH_DATA_BLOCK from CBMEM. */
114 s3_resume_init_data(&FchParams);
115
116 FchParams.StdHeader = StdHeader;
117 FchInitS3EarlyRestore(&FchParams);
118 return AGESA_SUCCESS;
119}
120
121AGESA_STATUS fchs3laterestore(AMD_CONFIG_PARAMS *StdHeader)
122{
123 FCH_DATA_BLOCK FchParams;
124
125 /* FIXME: Recover FCH_DATA_BLOCK from CBMEM. */
126 s3_resume_init_data(&FchParams);
127
128 FchParams.StdHeader = StdHeader;
129 FchInitS3LateRestore(&FchParams);
130
131 return AGESA_SUCCESS;
132}