blob: ef07a2a03a751ffa419788760b4a1dd17f6626c7 [file] [log] [blame]
Patrick Georgi11f00792020-03-04 15:10:45 +01001## SPDX-License-Identifier: GPL-2.0-only
Stefan Reinauer425b61e2015-03-15 04:29:35 +01002
Stefan Reinauera48ca842015-04-04 01:58:28 +02003config ARCH_X86
4 bool
Stefan Reinauera48ca842015-04-04 01:58:28 +02005 select PCI
Kyösti Mälkkiec151f02018-06-03 22:48:51 +03006 select RELOCATABLE_MODULES
Harshit Sharma65bec1c2020-08-05 22:25:27 -07007 select HAVE_ASAN_IN_RAMSTAGE
Stefan Reinauera48ca842015-04-04 01:58:28 +02008
Angel Pons8e035e32021-06-22 12:58:20 +02009if ARCH_X86
10
Stefan Reinauer68671202015-03-15 04:34:03 +010011# stage selectors for x86
12
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070013config ARCH_BOOTBLOCK_X86_32
Gabe Black5fbfc912013-07-07 13:52:37 -070014 bool
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070015
Stefan Reinauer77b16552015-01-14 19:51:47 +010016config ARCH_VERSTAGE_X86_32
17 bool
Stefan Reinauer77b16552015-01-14 19:51:47 +010018
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070019config ARCH_ROMSTAGE_X86_32
20 bool
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070021
Patrick Georgi29eeece2018-10-31 14:24:47 +010022config ARCH_POSTCAR_X86_32
23 bool
24 default ARCH_ROMSTAGE_X86_32 && POSTCAR_STAGE
25
Furquan Shaikh99ac98f2014-04-23 10:18:48 -070026config ARCH_RAMSTAGE_X86_32
27 bool
Gabe Black5fbfc912013-07-07 13:52:37 -070028
Angel Ponsa32df262020-09-25 10:20:11 +020029config ARCH_ALL_STAGES_X86_32
30 bool
Angel Pons6f5a6582021-06-22 15:18:07 +020031 default ARCH_ALL_STAGES_X86 && !ARCH_ALL_STAGES_X86_64
Angel Ponsa32df262020-09-25 10:20:11 +020032 select ARCH_BOOTBLOCK_X86_32
33 select ARCH_VERSTAGE_X86_32
34 select ARCH_ROMSTAGE_X86_32
35 select ARCH_RAMSTAGE_X86_32
36
Stefan Reinauer68671202015-03-15 04:34:03 +010037# stage selectors for x64
38
39config ARCH_BOOTBLOCK_X86_64
40 bool
Stefan Reinauer68671202015-03-15 04:34:03 +010041
42config ARCH_VERSTAGE_X86_64
43 bool
Stefan Reinauer68671202015-03-15 04:34:03 +010044
45config ARCH_ROMSTAGE_X86_64
46 bool
Stefan Reinauer68671202015-03-15 04:34:03 +010047
Patrick Georgi29eeece2018-10-31 14:24:47 +010048config ARCH_POSTCAR_X86_64
49 bool
50 default ARCH_ROMSTAGE_X86_64 && POSTCAR_STAGE
51
Stefan Reinauer68671202015-03-15 04:34:03 +010052config ARCH_RAMSTAGE_X86_64
53 bool
Arthur Heymansb86e96a2019-02-10 17:00:56 +010054
Angel Pons2db779072020-09-25 10:14:45 +020055config ARCH_ALL_STAGES_X86_64
56 bool
57 select ARCH_BOOTBLOCK_X86_64
58 select ARCH_VERSTAGE_X86_64
59 select ARCH_ROMSTAGE_X86_64
60 select ARCH_RAMSTAGE_X86_64
61
Angel Pons6f5a6582021-06-22 15:18:07 +020062config ARCH_ALL_STAGES_X86
63 bool
64 default y
65
Angel Pons16fe5e12021-06-22 15:41:59 +020066config HAVE_EXP_X86_64_SUPPORT
67 bool
68 help
69 Enable experimental support to build and run coreboot in 64-bit mode.
70 When selecting this option for a new platform, it is highly advisable
71 to provide a config file for Jenkins to build-test the 64-bit option.
72
73config USE_EXP_X86_64_SUPPORT
74 bool "[EXPERIMENTAL] Run coreboot in long (64-bit) mode"
75 depends on HAVE_EXP_X86_64_SUPPORT
76 select ARCH_ALL_STAGES_X86_64
77 help
78 When set, most of coreboot runs in long (64-bit) mode instead of the
79 usual protected flat (32-bit) mode. 64-bit CPUs and OSes can be used
80 irrespective of whether coreboot runs in 32-bit or 64-bit mode. This
81 is an experimental option: do not enable unless one wants to test it
82 and has the means to recover a system when coreboot fails to boot.
83
Patrick Rudolphb1ef7252019-09-28 17:44:01 +020084config ARCH_X86_64_PGTBL_LOC
85 hex "x86_64 page table location in CBFS"
86 depends on ARCH_BOOTBLOCK_X86_64
Patrick Rudolph19a60a42019-11-30 09:40:52 +010087 default 0xfffe9000
Patrick Rudolphb1ef7252019-09-28 17:44:01 +020088 help
89 The position where to place pagetables. Needs to be known at
90 compile time. Must not overlap other files in CBFS.
91
Martin Roth0cd9ff82016-02-01 17:33:37 -070092config USE_MARCH_586
93 def_bool n
94 help
95 Allow a platform or processor to select to be compiled using
96 the '-march=i586' option instead of the typical '-march=i686'
97
Uwe Hermann168b11b2009-10-07 16:15:40 +000098# This is an SMP option. It relates to starting up APs.
99# It is usually set in mainboard/*/Kconfig.
100# TODO: Improve description.
Sven Schnelle51676b12012-07-29 19:18:03 +0200101config AP_IN_SIPI_WAIT
102 bool
103 default n
Stefan Reinauer2a6f3902012-10-15 13:38:09 -0700104 depends on ARCH_X86 && SMP
Ronald G. Minnich6ed39d92009-08-29 02:59:35 +0000105
Martin Roth8418fd42019-04-22 16:26:23 -0600106config RESET_VECTOR_IN_RAM
107 bool
108 depends on ARCH_X86
Felix Heldca928c62020-04-04 01:47:37 +0200109 select NO_XIP_EARLY_STAGES
Martin Roth8418fd42019-04-22 16:26:23 -0600110 help
Felix Heldca928c62020-04-04 01:47:37 +0200111 Select this option if the x86 processor's reset vector is in
112 preinitialized DRAM instead of the traditional 0xfffffff0 location.
Martin Roth8418fd42019-04-22 16:26:23 -0600113
Kyösti Mälkkif8c7c232012-04-06 04:03:50 +0300114# Aligns 16bit entry code in bootblock so that hyper-threading CPUs
115# can boot AP CPUs to enable their shared caches.
116config SIPI_VECTOR_IN_ROM
117 bool
118 default n
119 depends on ARCH_X86
120
Ronald G. Minnich83bd46e2018-09-16 09:59:54 -0700121# Set the rambase for systems that still need it, only 5 chipsets as of
122# Sep 2018. This value was 0x100000, chosen to match the entry point
123# of Linux 2.2 in 1999. The new value, 14 MiB, makes a lot more sense
124# for as long as we need it; with luck, that won't be much longer.
125# In the long term, both RAMBASE and RAMTOP should be removed.
126# This value leaves more than 1 MiB which is required for fam10
127# and broadwell_de.
Patrick Georgi0588d192009-08-12 15:00:51 +0000128config RAMBASE
129 hex
Ronald G. Minnich83bd46e2018-09-16 09:59:54 -0700130 default 0xe00000
Patrick Georgi0588d192009-08-12 15:00:51 +0000131
Kyösti Mälkkibec853e2016-06-15 02:25:00 +0300132config RAMTOP
133 hex
Ronald G. Minnich83bd46e2018-09-16 09:59:54 -0700134 default 0x1000000
Kyösti Mälkkibec853e2016-06-15 02:25:00 +0300135 depends on ARCH_X86
136
Alexandru Gagniuc6a622312015-10-27 10:27:30 -0700137# Traditionally BIOS region on SPI flash boot media was memory mapped right below
138# 4G and it was the last region in the IFD. This way translation between CPU
139# address space to flash address was trivial. However some IFDs on newer SoCs
140# have BIOS region sandwiched between descriptor and other regions. Turning off
141# this option enables soc code to provide custom mmap_boot.c which can be used to
142# implement complex translation.
143config X86_TOP4G_BOOTMEDIA_MAP
144 bool
145 default y
146
Ronald G. Minnichb5e777c2013-07-22 20:17:18 +0200147# This is something you almost certainly don't want to mess with.
148# How many SIPIs do we send when starting up APs and cores?
149# The answer in 2000 or so was '2'. Nowadays, on many systems,
150# it is 1. Set a safe default here, and you can override it
151# on reasonable platforms.
152config NUM_IPI_STARTS
153 int
154 default 2
155
Naresh G Solanki04bb4802016-12-13 21:16:46 +0530156config PRERAM_CBMEM_CONSOLE_SIZE
157 hex
158 default 0xc00
159 help
160 Increase this value if preram cbmem console is getting truncated
161
Julius Wernerbaf27db2019-10-02 17:28:56 -0700162config CBFS_MCACHE_SIZE
163 hex
164 depends on !NO_CBFS_MCACHE
Julius Werner40acfe72021-05-12 15:59:58 -0700165 default 0x4000
Julius Wernerbaf27db2019-10-02 17:28:56 -0700166 help
Julius Werner40acfe72021-05-12 15:59:58 -0700167 Increase this value if you see CBFS mcache overflow warnings. Do NOT
168 change this value for vboot RW updates!
Julius Wernerbaf27db2019-10-02 17:28:56 -0700169
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000170config PC80_SYSTEM
171 bool
Furquan Shaikh99ac98f2014-04-23 10:18:48 -0700172 default y if ARCH_X86
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000173
Lee Leahyfdc8c8b2016-06-07 08:45:17 -0700174config BOOTBLOCK_DEBUG_SPINLOOP
175 bool
176 default n
177 help
178 Add a spin (JMP .) in bootblock_crt0.S during early bootblock to wait
179 for a JTAG debugger to break into the execution sequence.
180
Patrick Georgia865b172011-01-14 07:40:24 +0000181config HAVE_CMOS_DEFAULT
182 def_bool n
Martin Rothf76303e2016-11-16 15:45:22 -0700183 depends on HAVE_OPTION_TABLE
Patrick Georgia865b172011-01-14 07:40:24 +0000184
185config CMOS_DEFAULT_FILE
186 string
Patrick Georgib8fba862020-06-17 21:06:53 +0200187 default "src/mainboard/\$(MAINBOARDDIR)/cmos.default"
Patrick Georgia865b172011-01-14 07:40:24 +0000188 depends on HAVE_CMOS_DEFAULT
189
Kyösti Mälkkib433d262018-05-24 09:56:11 +0300190config HPET_ADDRESS_OVERRIDE
191 def_bool n
192
Patrick Georgi9aeb6942012-10-05 21:54:38 +0200193config HPET_ADDRESS
194 hex
195 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
196
Aaron Durbin65ac3d82016-02-11 14:36:19 -0600197config C_ENV_BOOTBLOCK_SIZE
198 hex
Kyösti Mälkkie76ce872020-05-25 08:52:07 +0300199 default 0x40000 if !FIXED_BOOTBLOCK_SIZE
200 help
201 This is only the default maximum of bootblock size for linking
202 purposes. Platforms may provide different limit and need to
203 specify this when FIXED_BOOTBLOCK_SIZE is selected.
Andrey Petrovccd300b2016-02-28 22:04:51 -0800204
Kyösti Mälkki49dbbe92019-12-21 10:17:56 +0200205config FIXED_BOOTBLOCK_SIZE
206 bool
207
Andrey Petrovccd300b2016-02-28 22:04:51 -0800208# Default address romstage is to be linked at
209config ROMSTAGE_ADDR
210 hex
211 default 0x2000000
212
213# Default address verstage is to be linked at
214config VERSTAGE_ADDR
215 hex
216 default 0x2000000
Aaron Durbin7f8afe02016-03-18 12:21:23 -0500217
218# Use the post CAR infrastructure for tearing down cache-as-ram
Elyes HAOUAS777ea892016-07-29 07:40:41 +0200219# from a program loaded in RAM and subsequently loading ramstage.
Aaron Durbin7f8afe02016-03-18 12:21:23 -0500220config POSTCAR_STAGE
Kyösti Mälkki0f5e01a2019-08-09 07:11:07 +0300221 def_bool y
222 depends on ARCH_X86
Felix Heldca928c62020-04-04 01:47:37 +0200223 depends on !RESET_VECTOR_IN_RAM
Lee Leahyd131ea32016-06-08 13:40:08 -0700224
225config VERSTAGE_DEBUG_SPINLOOP
226 bool
227 default n
228 help
229 Add a spin (JMP .) in assembly_entry.S during early verstage to wait
230 for a JTAG debugger to break into the execution sequence.
231
232config ROMSTAGE_DEBUG_SPINLOOP
233 bool
234 default n
235 help
236 Add a spin (JMP .) in assembly_entry.S during early romstage to wait
237 for a JTAG debugger to break into the execution sequence.
Martin Roth408fda72016-12-15 16:04:55 -0700238
239choice
240 prompt "Bootblock behaviour"
241 default BOOTBLOCK_SIMPLE
Kyösti Mälkkib8d575c2019-12-16 16:00:49 +0200242 depends on !VBOOT
Martin Roth408fda72016-12-15 16:04:55 -0700243
244config BOOTBLOCK_SIMPLE
245 bool "Always load fallback"
246
247config BOOTBLOCK_NORMAL
Arthur Heymans6f751542019-06-08 11:28:52 +0200248 select CONFIGURABLE_CBFS_PREFIX
Martin Roth408fda72016-12-15 16:04:55 -0700249 bool "Switch to normal if CMOS says so"
250
251endchoice
252
Martin Roth408fda72016-12-15 16:04:55 -0700253config SKIP_MAX_REBOOT_CNT_CLEAR
254 bool "Do not clear reboot count after successful boot"
255 depends on BOOTBLOCK_NORMAL
256 help
257 Do not clear the reboot count immediately after successful boot.
258 Set to allow the payload to control normal/fallback image recovery.
259 Note that it is the responsibility of the payload to reset the
Paul Menzelb9499022019-01-08 16:21:31 +0100260 normal boot bit to 1 after each successful boot.
Marc Jones7a2d4ea2017-08-25 18:54:23 -0600261
Furquan Shaikhbf4b7b02020-04-30 18:08:16 -0700262config ACPI_BERT
Nico Huber9df72e02018-11-24 18:25:50 +0100263 bool
Marc Jones7a2d4ea2017-08-25 18:54:23 -0600264 depends on HAVE_ACPI_TABLES
265 help
Furquan Shaikhbf4b7b02020-04-30 18:08:16 -0700266 Build an ACPI Boot Error Record Table.
Aaron Durbinf49ddb62018-01-24 17:35:58 -0700267
268config COLLECT_TIMESTAMPS_NO_TSC
269 bool
270 default n
271 depends on COLLECT_TIMESTAMPS
272 help
273 Use a non-TSC platform-dependent source for timestamps.
274
275config COLLECT_TIMESTAMPS_TSC
276 bool
277 default y if !COLLECT_TIMESTAMPS_NO_TSC
278 default n
279 depends on COLLECT_TIMESTAMPS
280 help
281 Use the TSC as the timestamp source.
Aaron Durbin0f35af8f2018-04-18 01:00:27 -0600282
283config PAGING_IN_CACHE_AS_RAM
284 bool
285 default n
286 depends on ARCH_X86
287 help
288 Chipsets scan select this option to preallocate area in cache-as-ram
289 for storing paging data structures. PAE paging is currently the
290 only thing being supported.
291
292config NUM_CAR_PAGE_TABLE_PAGES
293 int
294 default 5
295 depends on PAGING_IN_CACHE_AS_RAM
296 help
297 The number of 4KiB pages that should be pre-allocated for page tables.
Aaron Durbin4b032e42018-04-20 01:39:30 -0600298
299# Provide the interrupt handlers to every stage. Not all
300# stages may take advantage.
301config IDT_IN_EVERY_STAGE
302 bool
303 default n
304 depends on ARCH_X86
Nico Huber33fcaf92018-10-10 22:44:20 +0200305
306config HAVE_CF9_RESET
307 bool
308
309config HAVE_CF9_RESET_PREPARE
310 bool
311 depends on HAVE_CF9_RESET
Kyösti Mälkkib72b5d92019-07-04 21:08:17 +0300312
313config PIRQ_ROUTE
314 bool
315 default n
316
317config MAX_PIRQ_LINKS
318 int
319 default 4
320 depends on PIRQ_ROUTE
321 help
322 This variable specifies the number of PIRQ interrupt links which are
323 routable. On most chipsets, this is 4, INTA through INTD. Some
324 chipsets offer more than four links, commonly up to INTH. They may
325 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
326 table specifies links greater than 4, pirq_route_irqs will not
327 function properly, unless this variable is correctly set.
Arthur Heymansb86e96a2019-02-10 17:00:56 +0100328
Duncan Laurief02bf352020-03-17 18:32:54 -0700329config MAX_ACPI_TABLE_SIZE_KB
330 int
331 default 144
332 help
333 Set the maximum size of all ACPI tables in KiB.
334
Furquan Shaikh46514c22020-06-11 11:59:07 -0700335config MEMLAYOUT_LD_FILE
336 string
337 default "src/arch/x86/memlayout.ld"
338
Arthur Heymansb86e96a2019-02-10 17:00:56 +0100339endif