blob: 669577ef0d01b85173481ae4c978ea6fa3ab8677 [file] [log] [blame]
Angel Ponsa21dff62020-04-03 01:22:24 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Nico Huberefe1fed2013-04-29 18:00:57 +02002
Arthur Heymansfa5d0f82019-11-12 19:11:50 +01003#include <bootblock_common.h>
Nico Huberefe1fed2013-04-29 18:00:57 +02004#include <stdint.h>
Kyösti Mälkki3855c012019-03-03 08:45:19 +02005#include <device/pnp_ops.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02006#include <device/pci_ops.h>
Elyes HAOUAS8c905a82019-02-07 09:00:47 +01007#include <device/pci_def.h>
Vladimir Serbinenkoa50478f2016-02-10 03:03:41 +01008#include <northbridge/intel/sandybridge/raminit_native.h>
Elyes HAOUAS8c905a82019-02-07 09:00:47 +01009#include <northbridge/intel/sandybridge/raminit.h>
10#include <northbridge/intel/sandybridge/sandybridge.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110011#include <southbridge/intel/bd82x6x/pch.h>
Patrick Rudolphe8e66f42016-02-06 17:42:42 +010012#include <southbridge/intel/common/gpio.h>
Elyes HAOUASe051dc02018-08-06 10:55:59 +020013#include <superio/winbond/common/winbond.h>
Nico Huberefe1fed2013-04-29 18:00:57 +020014
Arthur Heymans2b28a162019-11-12 17:21:08 +010015void mainboard_pch_lpc_setup(void)
Nico Huberefe1fed2013-04-29 18:00:57 +020016{
17 /* Set COM3/COM1 decode ranges: 0x3e8/0x3f8 */
18 pci_write_config16(PCH_LPC_DEV, LPC_IO_DEC, 0x0070);
19
20 /* Enable KBC on 0x06/0x64 (KBC),
21 * EC on 0x62/0x66 (MC),
22 * EC on 0x20c-0x20f (GAMEH),
23 * Super I/O on 0x2e/0x2f (CNF1),
24 * COM1/COM3 decode ranges. */
25 pci_write_config16(PCH_LPC_DEV, LPC_EN,
26 KBC_LPC_EN | MC_LPC_EN |
27 CNF1_LPC_EN | GAMEH_LPC_EN |
28 COMA_LPC_EN | COMB_LPC_EN);
29}
30
Arthur Heymansfa5d0f82019-11-12 19:11:50 +010031void bootblock_mainboard_early_init(void)
Nico Huberefe1fed2013-04-29 18:00:57 +020032{
Elyes HAOUASf10b5ff2016-10-06 19:49:55 +020033 int lvds_3v = 0; /* 0 (5V) or 1 (3V3) */
34 int dis_bl_inv = 1; /* backlight inversion: 1 = disabled, 0 = enabled */
Elyes HAOUASefc3d042020-04-08 12:15:16 +020035 const pnp_devfn_t dev = PNP_DEV(0x2e, 0x9);
Elyes HAOUASe051dc02018-08-06 10:55:59 +020036 pnp_enter_conf_state(dev);
Nico Huber40f9ce92013-10-22 11:07:23 +020037 pnp_write_config(dev, 0x29, 0x02); /* Pins 119, 120 are GPIO21, 20 */
38 pnp_write_config(dev, 0x30, 0x03); /* Enable GPIO2+3 */
39 pnp_write_config(dev, 0x2a, 0x01); /* Pins 62, 63, 65, 66 are
40 GPIO27, 26, 25, 24 */
41 pnp_write_config(dev, 0x2c, 0xc3); /* Pin 90 is GPIO32,
42 Pins 78~85 are UART B */
43 pnp_write_config(dev, 0x2d, 0x00); /* Pins 67, 68, 70~73, 75, 77 are
44 GPIO57~50 */
Nico Huberefe1fed2013-04-29 18:00:57 +020045 pnp_set_logical_device(dev);
46 /* Values can only be changed, when devices are enabled. */
Nico Huberefe1fed2013-04-29 18:00:57 +020047 pnp_write_config(dev, 0xe3, 0xdd); /* GPIO2 bits 1, 5 are output */
Nico Huber40f9ce92013-10-22 11:07:23 +020048 pnp_write_config(dev, 0xe4, (dis_bl_inv << 5) | (lvds_3v << 1)); /* GPIO2 bits 1, 5 */
Nico Hubera90c7852015-04-15 13:46:08 +020049 pnp_write_config(dev, 0xf3, 0x40); /* Disable suspend LED during normal operation */
Elyes HAOUASe051dc02018-08-06 10:55:59 +020050 pnp_exit_conf_state(dev);
Nico Huberefe1fed2013-04-29 18:00:57 +020051}
52
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010053void mainboard_fill_pei_data(struct pei_data *pei_data)
Nico Huberefe1fed2013-04-29 18:00:57 +020054{
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +010055 struct pei_data pei_data_template = {
Edward O'Callaghan6f49f692014-05-24 02:04:52 +100056 .pei_version = PEI_VERSION,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080057 .mchbar = (uintptr_t)DEFAULT_MCHBAR,
58 .dmibar = (uintptr_t)DEFAULT_DMIBAR,
Edward O'Callaghan6f49f692014-05-24 02:04:52 +100059 .epbar = DEFAULT_EPBAR,
60 .pciexbar = CONFIG_MMCONF_BASE_ADDRESS,
61 .smbusbar = SMBUS_IO_BASE,
62 .wdbbar = 0x4000000,
63 .wdbsize = 0x1000,
64 .hpet_address = CONFIG_HPET_ADDRESS,
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080065 .rcba = (uintptr_t)DEFAULT_RCBABASE,
Edward O'Callaghan6f49f692014-05-24 02:04:52 +100066 .pmbase = DEFAULT_PMBASE,
67 .gpiobase = DEFAULT_GPIOBASE,
68 .thermalbase = 0xfed08000,
Elyes HAOUASf10b5ff2016-10-06 19:49:55 +020069 .system_type = 0, /* 0 Mobile, 1 Desktop/Server */
Edward O'Callaghan6f49f692014-05-24 02:04:52 +100070 .tseg_size = CONFIG_SMM_TSEG_SIZE,
71 .spd_addresses = { 0xA0, 0x00,0xA4,0x00 },
72 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
73 .ec_present = 1,
74 .gbe_enable = 1,
75 .ddr3lv_support = 0,
Elyes HAOUASf10b5ff2016-10-06 19:49:55 +020076 /*
77 * 0 = leave channel enabled
78 * 1 = disable dimm 0 on channel
79 * 2 = disable dimm 1 on channel
80 * 3 = disable dimm 0+1 on channel
81 */
Edward O'Callaghan6f49f692014-05-24 02:04:52 +100082 .dimm_channel0_disabled = 2,
83 .dimm_channel1_disabled = 2,
84 .max_ddr3_freq = 1600,
85 .usb_port_config = {
Elyes HAOUAS44f558e2020-02-24 13:26:04 +010086 /* enabled USB oc pin length */
Nico Huberefe1fed2013-04-29 18:00:57 +020087 { 1, 0, 0x0040 }, /* P0: lower left USB 3.0 (OC0) */
88 { 1, 0, 0x0040 }, /* P1: upper left USB 3.0 (OC0) */
89 { 1, 0, 0x0040 }, /* P2: lower right USB 3.0 (OC0) */
90 { 1, 0, 0x0040 }, /* P3: upper right USB 3.0 (OC0) */
91 { 1, 0, 0x0040 }, /* P4: lower USB 2.0 (OC0) */
92 { 1, 0, 0x0040 }, /* P5: upper USB 2.0 (OC0) */
93 { 1, 0, 0x0040 }, /* P6: front panel USB 2.0 (OC0) */
94 { 1, 0, 0x0040 }, /* P7: front panel USB 2.0 (OC0) */
95 { 1, 4, 0x0040 }, /* P8: internal USB 2.0 (OC4) */
96 { 1, 4, 0x0040 }, /* P9: internal USB 2.0 (OC4) */
97 { 1, 4, 0x0040 }, /* P10: internal USB 2.0 (OC4) */
98 { 1, 4, 0x0040 }, /* P11: internal USB 2.0 (OC4) */
99 { 1, 4, 0x0040 }, /* P12: internal USB 2.0 (OC4) */
100 { 1, 4, 0x0040 }, /* P13: internal USB 2.0 (OC4) */
101 },
Edward O'Callaghan6f49f692014-05-24 02:04:52 +1000102 .usb3 = {
103 .mode = 3, /* Smart Auto? */
104 .hs_port_switch_mask = 0xf, /* All four ports. */
105 .preboot_support = 1, /* preOS driver? */
106 .xhci_streams = 1, /* Enable. */
Nico Huberefe1fed2013-04-29 18:00:57 +0200107 },
Edward O'Callaghan6f49f692014-05-24 02:04:52 +1000108 .pcie_init = 1,
Nico Huberefe1fed2013-04-29 18:00:57 +0200109 };
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100110 *pei_data = pei_data_template;
111}
Nico Huberefe1fed2013-04-29 18:00:57 +0200112
Vladimir Serbinenkoa50478f2016-02-10 03:03:41 +0100113const struct southbridge_usb_port mainboard_usb_ports[] = {
Elyes HAOUAS44f558e2020-02-24 13:26:04 +0100114 /* enabled power USB oc pin */
Vladimir Serbinenkoa50478f2016-02-10 03:03:41 +0100115 { 1, 0, 0 }, /* P0: lower left USB 3.0 (OC0) */
116 { 1, 0, 0 }, /* P1: upper left USB 3.0 (OC0) */
117 { 1, 0, 0 }, /* P2: lower right USB 3.0 (OC0) */
118 { 1, 0, 0 }, /* P3: upper right USB 3.0 (OC0) */
119 { 1, 0, 0 }, /* P4: lower USB 2.0 (OC0) */
120 { 1, 0, 0 }, /* P5: upper USB 2.0 (OC0) */
121 { 1, 0, 0 }, /* P6: front panel USB 2.0 (OC0) */
122 { 1, 0, 0 }, /* P7: front panel USB 2.0 (OC0) */
123 { 1, 0, 4 }, /* P8: internal USB 2.0 (OC4) */
124 { 1, 0, 4 }, /* P9: internal USB 2.0 (OC4) */
125 { 1, 0, 4 }, /* P10: internal USB 2.0 (OC4) */
126 { 1, 0, 4 }, /* P11: internal USB 2.0 (OC4) */
127 { 1, 0, 4 }, /* P12: internal USB 2.0 (OC4) */
128 { 1, 0, 4 }, /* P13: internal USB 2.0 (OC4) */
129};
130
Peter Lemenkov498f1cc2019-02-07 10:48:10 +0100131void mainboard_get_spd(spd_raw_data *spd, bool id_only)
132{
Kyösti Mälkkie258b9a2016-11-18 19:59:23 +0200133 read_spd(&spd[0], 0x50, id_only);
134 read_spd(&spd[2], 0x52, id_only);
Vladimir Serbinenkoa50478f2016-02-10 03:03:41 +0100135}
136
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100137void mainboard_early_init(int s3resume)
138{
Nico Huberefe1fed2013-04-29 18:00:57 +0200139 /* Enable PEG10 (1x16) */
140 pci_write_config32(PCI_DEV(0, 0, 0), DEVEN,
141 pci_read_config32(PCI_DEV(0, 0, 0), DEVEN) |
142 DEVEN_PEG10);
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100143}
Nico Huberefe1fed2013-04-29 18:00:57 +0200144
Vladimir Serbinenkoffbb3c02016-02-10 01:36:25 +0100145int mainboard_should_reset_usb(int s3resume)
146{
147 return !s3resume;
Nico Huberefe1fed2013-04-29 18:00:57 +0200148}