blob: 529f4f886d900287658fab0f0f360abeb9391a2e [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Martin Roth5474eb12018-05-26 19:22:33 -06002
Kyösti Mälkkide640782019-12-03 07:30:26 +02003#include <arch/bootblock.h>
Angel Pons10f9b832021-01-20 14:58:32 +01004#include <assert.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02005#include <device/pci_ops.h>
Angel Pons10f9b832021-01-20 14:58:32 +01006#include <types.h>
Arthur Heymans360d9472019-11-12 18:11:03 +01007#include "sandybridge.h"
Kyösti Mälkkifbdb0852013-07-01 11:21:53 +03008
Angel Pons10f9b832021-01-20 14:58:32 +01009static uint32_t encode_pciexbar_length(void)
10{
11 switch (CONFIG_MMCONF_BUS_NUMBER) {
12 case 256: return 0 << 1;
13 case 128: return 1 << 1;
14 case 64: return 2 << 1;
15 default: return dead_code_t(uint32_t);
16 }
17}
18
Arthur Heymans360d9472019-11-12 18:11:03 +010019void bootblock_early_northbridge_init(void)
Kyösti Mälkkifbdb0852013-07-01 11:21:53 +030020{
Kyösti Mälkkifbdb0852013-07-01 11:21:53 +030021 /*
Angel Pons7c49cb82020-03-16 23:17:32 +010022 * The "io" variant of the config access is explicitly used to setup the
Elyes HAOUAS98d6f332021-01-16 14:59:42 +010023 * PCIEXBAR because CONFIG(MMCONF_SUPPORT) is set to true. That way, all
Angel Pons7c49cb82020-03-16 23:17:32 +010024 * subsequent non-explicit config accesses use MCFG. This code also assumes
25 * that bootblock_northbridge_init() is the first thing called in the non-asm
26 * boot block code. The final assumption is that no assembly code is using the
Martin Rothf48acbd2020-07-24 12:24:27 -060027 * CONFIG(MMCONF_SUPPORT) option to do PCI config accesses.
Kyösti Mälkkifbdb0852013-07-01 11:21:53 +030028 *
Angel Pons7c49cb82020-03-16 23:17:32 +010029 * The PCIEXBAR is assumed to live in the memory mapped IO space under 4GiB.
Kyösti Mälkkifbdb0852013-07-01 11:21:53 +030030 */
Angel Pons10f9b832021-01-20 14:58:32 +010031 const uint32_t reg = CONFIG_MMCONF_BASE_ADDRESS | encode_pciexbar_length() | 1;
32 pci_io_write_config32(HOST_BRIDGE, PCIEXBAR + 4, 0);
Angel Pons7c49cb82020-03-16 23:17:32 +010033 pci_io_write_config32(HOST_BRIDGE, PCIEXBAR, reg);
Kyösti Mälkkifbdb0852013-07-01 11:21:53 +030034}