blob: 21da528daa478833fdc2f0daea3dab3804a2aff9 [file] [log] [blame]
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05301config SOC_INTEL_ICELAKE
2 bool
3 help
4 Intel Icelake support
5
6if SOC_INTEL_ICELAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Ponsa32df262020-09-25 10:20:11 +020011 select ARCH_ALL_STAGES_X86_32
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012 select BOOT_DEVICE_SUPPORTS_WRITES
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053013 select CACHE_MRC_SETTINGS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053014 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020015 select CPU_SUPPORTS_PM_TIMER_EMULATION
Subrata Banikffb83be2019-04-29 13:58:43 +053016 select FSP_M_XIP
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053017 select GENERIC_GPIO_LIB
18 select HAVE_FSP_GOP
Johanna Schander8a6e0362019-12-08 15:54:09 +010019 select HAVE_INTEL_FSP_REPO
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053020 select INTEL_DESCRIPTOR_MODE_CAPABLE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053021 select HAVE_SMI_HANDLER
22 select IDT_IN_EVERY_STAGE
23 select INTEL_GMA_ACPI
24 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
25 select IOAPIC
26 select MRC_SETTINGS_PROTECT
27 select PARALLEL_MP
28 select PARALLEL_MP_AP_WORK
Nico Huberf5ca9222018-11-29 17:05:32 +010029 select MICROCODE_BLOB_UNDISCLOSED
Subrata Banik55fb6b42018-12-19 16:50:57 +053030 select PLATFORM_USES_FSP2_1
Jonathan Zhang01e38552020-06-17 16:03:18 -070031 select FSP_PEIM_TO_PEIM_INTERFACE
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053032 select REG_SCRIPT
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053033 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053034 select PMC_LOW_POWER_MODE_PROGRAM
Kyösti Mälkkif5c0d612019-08-14 13:02:41 +030035 select CPU_INTEL_COMMON_SMM
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053036 select SOC_INTEL_COMMON
37 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
38 select SOC_INTEL_COMMON_BLOCK
39 select SOC_INTEL_COMMON_BLOCK_ACPI
40 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
41 select SOC_INTEL_COMMON_BLOCK_CPU
42 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
43 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
44 select SOC_INTEL_COMMON_BLOCK_HDA
45 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -070046 select SOC_INTEL_COMMON_BLOCK_SCS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053047 select SOC_INTEL_COMMON_BLOCK_SMM
48 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +053049 select SOC_INTEL_COMMON_BLOCK_THERMAL
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053050 select SOC_INTEL_COMMON_PCH_BASE
51 select SOC_INTEL_COMMON_RESET
Arthur Heymansb6768372019-11-11 12:23:19 +010052 select SOC_INTEL_COMMON_BLOCK_CAR
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053053 select SSE2
54 select SUPPORT_CPU_UCODE_IN_CBFS
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053055 select TSC_MONOTONIC_TIMER
56 select UDELAY_TSC
57 select UDK_2017_BINDING
58 select DISPLAY_FSP_VERSION_INFO
Subrata Banika0368a02019-06-04 14:16:02 +053059 select HECI_DISABLE_USING_SMM
Subrata Banik94146002019-11-14 11:30:43 +053060 select USE_INTEL_FSP_TO_CALL_COREBOOT_PUBLISH_MP_PPI
Aamir Bohrac1d227d2020-07-16 09:03:06 +053061 select USE_CAR_NEM_ENHANCED_V1
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053062
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053063config DCACHE_RAM_BASE
64 default 0xfef00000
65
66config DCACHE_RAM_SIZE
67 default 0x40000
68 help
69 The size of the cache-as-ram region required during bootblock
70 and/or romstage.
71
72config DCACHE_BSP_STACK_SIZE
73 hex
Subrata Banik645f2442019-11-01 15:21:00 +053074 default 0x20400
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053075 help
76 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +053077 other stages. In the case of FSP_USES_CB_STACK default value will be
78 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053079
Subrata Banik1d260e62019-09-09 13:55:42 +053080config FSP_TEMP_RAM_SIZE
81 hex
Subrata Banik1d260e62019-09-09 13:55:42 +053082 default 0x10000
83 help
84 The amount of anticipated heap usage in CAR by FSP.
85 Refer to Platform FSP integration guide document to know
86 the exact FSP requirement for Heap setup.
87
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053088config IFD_CHIPSET
89 string
90 default "icl"
91
92config IED_REGION_SIZE
93 hex
94 default 0x400000
95
96config HEAP_SIZE
97 hex
98 default 0x8000
99
100config MAX_ROOT_PORTS
101 int
102 default 16
103
104config SMM_TSEG_SIZE
105 hex
106 default 0x800000
107
108config SMM_RESERVED_SIZE
109 hex
110 default 0x200000
111
112config PCR_BASE_ADDRESS
113 hex
114 default 0xfd000000
115 help
116 This option allows you to select MMIO Base Address of sideband bus.
117
Subrata Banik26d706b2018-11-20 13:20:31 +0530118config MMCONF_BASE_ADDRESS
119 hex
120 default 0xc0000000
121
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530122config CPU_BCLK_MHZ
123 int
124 default 100
125
126config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
127 int
128 default 120
129
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200130config CPU_XTAL_HZ
131 default 38400000
132
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530133config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
134 int
135 default 133
136
137config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
138 int
139 default 3
140
141config SOC_INTEL_I2C_DEV_MAX
142 int
143 default 6
144
Subrata Banik26d706b2018-11-20 13:20:31 +0530145config SOC_INTEL_UART_DEV_MAX
146 int
147 default 3
148
Nico Huber99954182019-05-29 23:33:06 +0200149config CONSOLE_UART_BASE_ADDRESS
150 hex
151 default 0xfe032000
152 depends on INTEL_LPSS_UART_FOR_CONSOLE
153
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530154# Clock divider parameters for 115200 baud rate
155config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
156 hex
157 default 0x30
158
159config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
160 hex
161 default 0xc35
162
163config CHROMEOS
164 select CHROMEOS_RAMOOPS_DYNAMIC
165
166config VBOOT
167 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800168 select VBOOT_MUST_REQUEST_DISPLAY
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530169 select VBOOT_STARTS_IN_BOOTBLOCK
170 select VBOOT_VBNV_CMOS
171 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
172
173config C_ENV_BOOTBLOCK_SIZE
174 hex
Subrata Banik458297c2019-01-07 14:24:27 +0530175 default 0xC000
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530176
177config CBFS_SIZE
178 hex
179 default 0x200000
180
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530181config FSP_HEADER_PATH
Johanna Schanderf538d742019-12-08 11:04:09 +0100182 default "3rdparty/fsp/IceLakeFspBinPkg/Include"
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530183
184config FSP_FD_PATH
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530185 default "3rdparty/fsp/IceLakeFspBinPkg/Fsp.fd"
186
Subrata Banik56626cf2020-02-27 19:39:22 +0530187config SOC_INTEL_ICELAKE_DEBUG_CONSENT
188 int "Debug Consent for ICL"
189 # USB DBC is more common for developers so make this default to 3 if
190 # SOC_INTEL_DEBUG_CONSENT=y
191 default 3 if SOC_INTEL_DEBUG_CONSENT
192 default 0
193 help
194 This is to control debug interface on SOC.
195 Setting non-zero value will allow to use DBC or DCI to debug SOC.
196 PlatformDebugConsent in FspmUpd.h has the details.
197
198 Desired platform debug types are
199 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
200 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
201 6:Enable (2-wire DCI OOB), 7:Manual
202
Subrata Banikb14b55d2019-07-12 18:28:56 +0530203config ENABLE_DISPLAY_OVER_EXT_PCIE_GFX
204 bool "Enable display over external PCIE GFX card"
205 select ALWAYS_LOAD_OPROM
206 help
207 It's possible to bring display through external graphics card over PCIE
208 in coreboot. This option enables graphics initialization with external
209 graphics card.
210
211 Selected by mainboard that runs OpRom to perform display
212 initialization over attached PCIe GFX card.
213
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530214endif