blob: 864fc30dc376aa1dbf7636938c024ee35e3e6da2 [file] [log] [blame]
Myles Watsonb8e20272009-10-15 13:35:47 +00001uses CONFIG_GENERATE_MP_TABLE
2uses CONFIG_GENERATE_PIRQ_TABLE
Stefan Reinauer08670622009-06-30 15:17:49 +00003uses CONFIG_USE_FALLBACK_IMAGE
4uses CONFIG_HAVE_FALLBACK_BOOT
5uses CONFIG_USE_FAILOVER_IMAGE
6uses CONFIG_HAVE_FAILOVER_BOOT
7uses CONFIG_HAVE_HARD_RESET
8uses CONFIG_IRQ_SLOT_COUNT
9uses CONFIG_HAVE_OPTION_TABLE
arch import user (historical)98d0d302005-07-06 17:13:46 +000010uses CONFIG_MAX_CPUS
arch import user (historical)ef03afa2005-07-06 17:15:30 +000011uses CONFIG_MAX_PHYSICAL_CPUS
12uses CONFIG_LOGICAL_CPUS
arch import user (historical)98d0d302005-07-06 17:13:46 +000013uses CONFIG_IOAPIC
14uses CONFIG_SMP
Stefan Reinauer08670622009-06-30 15:17:49 +000015uses CONFIG_FALLBACK_SIZE
16uses CONFIG_FAILOVER_SIZE
17uses CONFIG_ROM_SIZE
18uses CONFIG_ROM_SECTION_SIZE
19uses CONFIG_ROM_IMAGE_SIZE
20uses CONFIG_ROM_SECTION_SIZE
21uses CONFIG_ROM_SECTION_OFFSET
Ed Swierkbe13dc72006-12-15 12:56:28 +000022uses CONFIG_ROM_PAYLOAD
Ed Swierk1a7a5b42006-12-15 11:42:16 +000023uses CONFIG_COMPRESSED_PAYLOAD_LZMA
Myles Watson15674b72007-12-09 17:18:29 +000024uses CONFIG_PRECOMPRESSED_PAYLOAD
Stefan Reinauer08670622009-06-30 15:17:49 +000025uses CONFIG_ROMBASE
26uses CONFIG_XIP_ROM_SIZE
27uses CONFIG_XIP_ROM_BASE
28uses CONFIG_STACK_SIZE
29uses CONFIG_HEAP_SIZE
30uses CONFIG_USE_OPTION_TABLE
31uses CONFIG_LB_CKS_RANGE_START
32uses CONFIG_LB_CKS_RANGE_END
33uses CONFIG_LB_CKS_LOC
Myles Watsonb8e20272009-10-15 13:35:47 +000034uses CONFIG_GENERATE_ACPI_TABLES
Stefan Reinauer08670622009-06-30 15:17:49 +000035uses CONFIG_HAVE_ACPI_RESUME
36uses CONFIG_HAVE_LOW_TABLES
Myles Watson34b1d4e2009-03-10 20:56:54 +000037uses CONFIG_MULTIBOOT
Stefan Reinauer08670622009-06-30 15:17:49 +000038uses CONFIG_HAVE_SMI_HANDLER
39uses CONFIG_MAINBOARD
40uses CONFIG_MAINBOARD_PART_NUMBER
41uses CONFIG_MAINBOARD_VENDOR
42uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID
43uses CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID
Stefan Reinauerf8ee1802008-01-18 15:08:58 +000044uses COREBOOT_EXTRA_VERSION
Stefan Reinauer08670622009-06-30 15:17:49 +000045uses CONFIG_RAMBASE
arch import user (historical)98d0d302005-07-06 17:13:46 +000046uses CONFIG_GDB_STUB
Stefan Reinauer08670622009-06-30 15:17:49 +000047uses CONFIG_CROSS_COMPILE
arch import user (historical)98d0d302005-07-06 17:13:46 +000048uses CC
Stefan Reinauer9dd27bc2009-06-30 17:13:58 +000049uses HOSTCC
Stefan Reinauer08670622009-06-30 15:17:49 +000050uses CONFIG_OBJCOPY
51uses CONFIG_TTYS0_BAUD
52uses CONFIG_TTYS0_BASE
53uses CONFIG_TTYS0_LCS
54uses CONFIG_DEFAULT_CONSOLE_LOGLEVEL
55uses CONFIG_MAXIMUM_CONSOLE_LOGLEVEL
56uses CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL
arch import user (historical)98d0d302005-07-06 17:13:46 +000057uses CONFIG_CONSOLE_SERIAL8250
Stefan Reinauer08670622009-06-30 15:17:49 +000058uses CONFIG_HAVE_INIT_TIMER
arch import user (historical)98d0d302005-07-06 17:13:46 +000059uses CONFIG_GDB_STUB
arch import user (historical)98d0d302005-07-06 17:13:46 +000060uses CONFIG_CONSOLE_VGA
Myles Watson34b1d4e2009-03-10 20:56:54 +000061uses CONFIG_VGA_ROM_RUN
arch import user (historical)98d0d302005-07-06 17:13:46 +000062uses CONFIG_PCI_ROM_RUN
Stefan Reinauer08670622009-06-30 15:17:49 +000063uses CONFIG_HW_MEM_HOLE_SIZEK
64uses CONFIG_K8_HT_FREQ_1G_SUPPORT
arch import user (historical)98d0d302005-07-06 17:13:46 +000065
Stefan Reinauer08670622009-06-30 15:17:49 +000066uses CONFIG_USE_DCACHE_RAM
67uses CONFIG_DCACHE_RAM_BASE
68uses CONFIG_DCACHE_RAM_SIZE
arch import user (historical)6ca76362005-07-06 17:17:25 +000069uses CONFIG_USE_INIT
Carl-Daniel Hailfinger93159bf2008-12-22 09:53:24 +000070uses CONFIG_USE_PRINTK_IN_CAR
arch import user (historical)6ca76362005-07-06 17:17:25 +000071
Stefan Reinauer08670622009-06-30 15:17:49 +000072uses CONFIG_SERIAL_CPU_INIT
Yinghai Lu6d74d762006-10-04 23:57:49 +000073
Stefan Reinauer08670622009-06-30 15:17:49 +000074uses CONFIG_ENABLE_APIC_EXT_ID
75uses CONFIG_APIC_ID_OFFSET
76uses CONFIG_LIFT_BSP_APIC_ID
Stefan Reinauer806e1462005-12-01 10:54:44 +000077
Stefan Reinauer08670622009-06-30 15:17:49 +000078uses CONFIG_HT_CHAIN_UNITID_BASE
79uses CONFIG_HT_CHAIN_END_UNITID_BASE
80uses CONFIG_SB_HT_CHAIN_ON_BUS0
81uses CONFIG_SB_HT_CHAIN_UNITID_OFFSET_ONLY
Yinghai Lu9a791df2006-04-03 20:38:34 +000082
Myles Watson0f61a4f2009-10-16 16:32:57 +000083uses CONFIG_RAMTOP
Yinghai Lu6d74d762006-10-04 23:57:49 +000084
Stefan Reinauer08670622009-06-30 15:17:49 +000085## CONFIG_ROM_SIZE is the size of boot ROM that this board will use.
86default CONFIG_ROM_SIZE=1024*1024
arch import user (historical)98d0d302005-07-06 17:13:46 +000087
88##
Stefan Reinauer08670622009-06-30 15:17:49 +000089## CONFIG_FALLBACK_SIZE is the amount of the ROM the complete fallback image will use
arch import user (historical)98d0d302005-07-06 17:13:46 +000090##
arch import user (historical)98d0d302005-07-06 17:13:46 +000091
Yinghai Lu6d74d762006-10-04 23:57:49 +000092#FALLBACK: 256K-4K
Patrick Georgib339e102009-08-11 17:35:02 +000093default CONFIG_FALLBACK_SIZE = CONFIG_ROM_IMAGE_SIZE
Yinghai Lu6d74d762006-10-04 23:57:49 +000094#FAILOVER: 4K
Stefan Reinauer08670622009-06-30 15:17:49 +000095default CONFIG_FAILOVER_SIZE=0x01000
Yinghai Lu6d74d762006-10-04 23:57:49 +000096
97#more 1M for pgtbl
Myles Watson0f61a4f2009-10-16 16:32:57 +000098default CONFIG_RAMTOP=2048*1024
arch import user (historical)98d0d302005-07-06 17:13:46 +000099
100##
101## Build code for the fallback boot
102##
Stefan Reinauer08670622009-06-30 15:17:49 +0000103default CONFIG_HAVE_FALLBACK_BOOT=1
104default CONFIG_HAVE_FAILOVER_BOOT=1
arch import user (historical)98d0d302005-07-06 17:13:46 +0000105
106##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000107## Build code to reset the motherboard from coreboot
arch import user (historical)98d0d302005-07-06 17:13:46 +0000108##
Stefan Reinauer08670622009-06-30 15:17:49 +0000109default CONFIG_HAVE_HARD_RESET=1
arch import user (historical)98d0d302005-07-06 17:13:46 +0000110
arch import user (historical)98d0d302005-07-06 17:13:46 +0000111##
Myles Watson34b1d4e2009-03-10 20:56:54 +0000112## Build SMI handler
113##
Stefan Reinauer08670622009-06-30 15:17:49 +0000114default CONFIG_HAVE_SMI_HANDLER=0
Myles Watson34b1d4e2009-03-10 20:56:54 +0000115
116##
arch import user (historical)98d0d302005-07-06 17:13:46 +0000117## Build code to export a programmable irq routing table
118##
Myles Watsonb8e20272009-10-15 13:35:47 +0000119default CONFIG_GENERATE_PIRQ_TABLE=1
Stefan Reinauer08670622009-06-30 15:17:49 +0000120default CONFIG_IRQ_SLOT_COUNT=11
arch import user (historical)98d0d302005-07-06 17:13:46 +0000121
122##
123## Build code to export an x86 MP table
124## Useful for specifying IRQ routing values
125##
Myles Watsonb8e20272009-10-15 13:35:47 +0000126default CONFIG_GENERATE_MP_TABLE=1
arch import user (historical)98d0d302005-07-06 17:13:46 +0000127
128##
Myles Watson34b1d4e2009-03-10 20:56:54 +0000129## Build code to provide ACPI support
130##
Myles Watsonb8e20272009-10-15 13:35:47 +0000131default CONFIG_GENERATE_ACPI_TABLES=1
Stefan Reinauer08670622009-06-30 15:17:49 +0000132default CONFIG_HAVE_LOW_TABLES=1
Myles Watson34b1d4e2009-03-10 20:56:54 +0000133default CONFIG_MULTIBOOT=0
134
135##
arch import user (historical)98d0d302005-07-06 17:13:46 +0000136## Build code to export a CMOS option table
137##
Stefan Reinauer08670622009-06-30 15:17:49 +0000138default CONFIG_HAVE_OPTION_TABLE=1
arch import user (historical)98d0d302005-07-06 17:13:46 +0000139
140##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000141## Move the default coreboot cmos range off of AMD RTC registers
arch import user (historical)98d0d302005-07-06 17:13:46 +0000142##
Stefan Reinauer08670622009-06-30 15:17:49 +0000143default CONFIG_LB_CKS_RANGE_START=49
144default CONFIG_LB_CKS_RANGE_END=122
145default CONFIG_LB_CKS_LOC=123
arch import user (historical)98d0d302005-07-06 17:13:46 +0000146
Myles Watson34b1d4e2009-03-10 20:56:54 +0000147#VGA Console
148default CONFIG_CONSOLE_VGA=1
149default CONFIG_PCI_ROM_RUN=1
150default CONFIG_VGA_ROM_RUN=1
151
arch import user (historical)98d0d302005-07-06 17:13:46 +0000152##
153## Build code for SMP support
154## Only worry about 2 micro processors
155##
156default CONFIG_SMP=1
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000157default CONFIG_MAX_CPUS=4
158default CONFIG_MAX_PHYSICAL_CPUS=2
159default CONFIG_LOGICAL_CPUS=1
arch import user (historical)98d0d302005-07-06 17:13:46 +0000160
Stefan Reinauer08670622009-06-30 15:17:49 +0000161default CONFIG_SERIAL_CPU_INIT=0
Yinghai Lu6d74d762006-10-04 23:57:49 +0000162
arch import user (historical)ef03afa2005-07-06 17:15:30 +0000163#1G memory hole
Stefan Reinauer08670622009-06-30 15:17:49 +0000164default CONFIG_HW_MEM_HOLE_SIZEK=0x100000
Stefan Reinauer806e1462005-12-01 10:54:44 +0000165
Yinghai Lu9a791df2006-04-03 20:38:34 +0000166##HT Unit ID offset, default is 1, the typical one
Stefan Reinauer08670622009-06-30 15:17:49 +0000167default CONFIG_HT_CHAIN_UNITID_BASE=0x0
Yinghai Lu9a791df2006-04-03 20:38:34 +0000168
169##real SB Unit ID, default is 0x20, mean dont touch it at last
Stefan Reinauer08670622009-06-30 15:17:49 +0000170#default CONFIG_HT_CHAIN_END_UNITID_BASE=0x0
Yinghai Lu9a791df2006-04-03 20:38:34 +0000171
172#make the SB HT chain on bus 0, default is not (0)
Stefan Reinauer08670622009-06-30 15:17:49 +0000173default CONFIG_SB_HT_CHAIN_ON_BUS0=2
Yinghai Lu9a791df2006-04-03 20:38:34 +0000174
175##only offset for SB chain?, default is yes(1)
Stefan Reinauer08670622009-06-30 15:17:49 +0000176default CONFIG_SB_HT_CHAIN_UNITID_OFFSET_ONLY=0
Yinghai Lu9a791df2006-04-03 20:38:34 +0000177
Yinghai Lu6d74d762006-10-04 23:57:49 +0000178#Opteron K8 1G HT Support
Stefan Reinauer08670622009-06-30 15:17:49 +0000179default CONFIG_K8_HT_FREQ_1G_SUPPORT=1
Yinghai Lu6d74d762006-10-04 23:57:49 +0000180
Myles Watsona67c354c2008-09-18 15:30:42 +0000181#VGA Console
arch import user (historical)98d0d302005-07-06 17:13:46 +0000182default CONFIG_CONSOLE_VGA=1
183default CONFIG_PCI_ROM_RUN=1
184
185##
arch import user (historical)6ca76362005-07-06 17:17:25 +0000186## enable CACHE_AS_RAM specifics
187##
Stefan Reinauer08670622009-06-30 15:17:49 +0000188default CONFIG_USE_DCACHE_RAM=1
189default CONFIG_DCACHE_RAM_BASE=0xcf000
190default CONFIG_DCACHE_RAM_SIZE=0x1000
Yinghai Lu9a791df2006-04-03 20:38:34 +0000191default CONFIG_USE_INIT=0
arch import user (historical)6ca76362005-07-06 17:17:25 +0000192
Stefan Reinauer08670622009-06-30 15:17:49 +0000193default CONFIG_ENABLE_APIC_EXT_ID=0
194default CONFIG_APIC_ID_OFFSET=0x10
195default CONFIG_LIFT_BSP_APIC_ID=0
Stefan Reinauer806e1462005-12-01 10:54:44 +0000196
197
arch import user (historical)6ca76362005-07-06 17:17:25 +0000198##
arch import user (historical)98d0d302005-07-06 17:13:46 +0000199## Build code to setup a generic IOAPIC
200##
201default CONFIG_IOAPIC=1
202
203##
204## Clean up the motherboard id strings
205##
Stefan Reinauer08670622009-06-30 15:17:49 +0000206default CONFIG_MAINBOARD_PART_NUMBER="s2895"
207default CONFIG_MAINBOARD_VENDOR="Tyan"
208default CONFIG_MAINBOARD_PCI_SUBSYSTEM_VENDOR_ID=0x10f1
209default CONFIG_MAINBOARD_PCI_SUBSYSTEM_DEVICE_ID=0x2895
arch import user (historical)98d0d302005-07-06 17:13:46 +0000210
211###
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000212### coreboot layout values
arch import user (historical)98d0d302005-07-06 17:13:46 +0000213###
214
Stefan Reinauer08670622009-06-30 15:17:49 +0000215## CONFIG_ROM_IMAGE_SIZE is the amount of space to allow coreboot to occupy.
Patrick Georgib339e102009-08-11 17:35:02 +0000216default CONFIG_ROM_IMAGE_SIZE = 65536 - CONFIG_FAILOVER_SIZE
arch import user (historical)98d0d302005-07-06 17:13:46 +0000217
218##
219## Use a small 8K stack
220##
Stefan Reinauer08670622009-06-30 15:17:49 +0000221default CONFIG_STACK_SIZE=0x2000
arch import user (historical)98d0d302005-07-06 17:13:46 +0000222
223##
224## Use a small 16K heap
225##
Stefan Reinauer08670622009-06-30 15:17:49 +0000226default CONFIG_HEAP_SIZE=0x4000
arch import user (historical)98d0d302005-07-06 17:13:46 +0000227
228##
229## Only use the option table in a normal image
230##
Stefan Reinauer08670622009-06-30 15:17:49 +0000231default CONFIG_USE_OPTION_TABLE = (!CONFIG_USE_FALLBACK_IMAGE) && (!CONFIG_USE_FAILOVER_IMAGE )
arch import user (historical)98d0d302005-07-06 17:13:46 +0000232
233##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000234## Coreboot C code runs at this location in RAM
arch import user (historical)98d0d302005-07-06 17:13:46 +0000235##
Stefan Reinauer08670622009-06-30 15:17:49 +0000236default CONFIG_RAMBASE=0x00100000
arch import user (historical)98d0d302005-07-06 17:13:46 +0000237
238##
239## Load the payload from the ROM
240##
Ed Swierkbe13dc72006-12-15 12:56:28 +0000241default CONFIG_ROM_PAYLOAD = 1
arch import user (historical)98d0d302005-07-06 17:13:46 +0000242
243###
244### Defaults of options that you may want to override in the target config file
245###
246
247##
248## The default compiler
249##
Stefan Reinauer08670622009-06-30 15:17:49 +0000250default CC="$(CONFIG_CROSS_COMPILE)gcc -m32"
Stefan Reinauer9dd27bc2009-06-30 17:13:58 +0000251default HOSTCC="gcc"
arch import user (historical)98d0d302005-07-06 17:13:46 +0000252
253##
254## Disable the gdb stub by default
255##
256default CONFIG_GDB_STUB=0
257
Carl-Daniel Hailfinger93159bf2008-12-22 09:53:24 +0000258default CONFIG_USE_PRINTK_IN_CAR=1
259
arch import user (historical)98d0d302005-07-06 17:13:46 +0000260##
261## The Serial Console
262##
263
264# To Enable the Serial Console
265default CONFIG_CONSOLE_SERIAL8250=1
266
267## Select the serial console baud rate
Stefan Reinauer08670622009-06-30 15:17:49 +0000268default CONFIG_TTYS0_BAUD=115200
269#default CONFIG_TTYS0_BAUD=57600
270#default CONFIG_TTYS0_BAUD=38400
271#default CONFIG_TTYS0_BAUD=19200
272#default CONFIG_TTYS0_BAUD=9600
273#default CONFIG_TTYS0_BAUD=4800
274#default CONFIG_TTYS0_BAUD=2400
275#default CONFIG_TTYS0_BAUD=1200
arch import user (historical)98d0d302005-07-06 17:13:46 +0000276
277# Select the serial console base port
Stefan Reinauer08670622009-06-30 15:17:49 +0000278default CONFIG_TTYS0_BASE=0x3f8
arch import user (historical)98d0d302005-07-06 17:13:46 +0000279
280# Select the serial protocol
281# This defaults to 8 data bits, 1 stop bit, and no parity
Stefan Reinauer08670622009-06-30 15:17:49 +0000282default CONFIG_TTYS0_LCS=0x3
arch import user (historical)98d0d302005-07-06 17:13:46 +0000283
284##
Stefan Reinauerf8ee1802008-01-18 15:08:58 +0000285### Select the coreboot loglevel
arch import user (historical)98d0d302005-07-06 17:13:46 +0000286##
287## EMERG 1 system is unusable
288## ALERT 2 action must be taken immediately
289## CRIT 3 critical conditions
290## ERR 4 error conditions
291## WARNING 5 warning conditions
292## NOTICE 6 normal but significant condition
293## INFO 7 informational
Stefan Reinauer08670622009-06-30 15:17:49 +0000294## CONFIG_DEBUG 8 debug-level messages
arch import user (historical)98d0d302005-07-06 17:13:46 +0000295## SPEW 9 Way too many details
296
297## Request this level of debugging output
Stefan Reinauer08670622009-06-30 15:17:49 +0000298default CONFIG_DEFAULT_CONSOLE_LOGLEVEL=8
arch import user (historical)98d0d302005-07-06 17:13:46 +0000299## At a maximum only compile in this level of debugging
Stefan Reinauer08670622009-06-30 15:17:49 +0000300default CONFIG_MAXIMUM_CONSOLE_LOGLEVEL=8
arch import user (historical)98d0d302005-07-06 17:13:46 +0000301
302##
303## Select power on after power fail setting
Stefan Reinauer08670622009-06-30 15:17:49 +0000304default CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL="MAINBOARD_POWER_ON"
arch import user (historical)98d0d302005-07-06 17:13:46 +0000305
306### End Options.lb
arch import user (historical)98d0d302005-07-06 17:13:46 +0000307end