blob: df52bf94f78d4260426ecdf4aca8ed363b9bff00 [file] [log] [blame]
Frank Vibrans39fca802011-02-14 18:35:15 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Frank Vibrans39fca802011-02-14 18:35:15 +000014 */
15
16#include <console/console.h>
17#include <arch/io.h>
Kyösti Mälkki8ae16a42014-06-19 20:44:34 +030018#include <arch/acpi.h>
Kyösti Mälkki68a83df2014-11-26 09:51:14 +020019#include <arch/acpigen.h>
Frank Vibrans39fca802011-02-14 18:35:15 +000020#include <stdint.h>
21#include <device/device.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
24#include <device/hypertransport.h>
25#include <stdlib.h>
26#include <string.h>
Ronald G. Minnich5079a0d2012-11-27 11:32:38 -080027#include <lib.h>
Frank Vibrans39fca802011-02-14 18:35:15 +000028#include <cpu/cpu.h>
Marc Jones5750ed22012-03-15 13:21:41 -060029#include <cbmem.h>
Frank Vibrans39fca802011-02-14 18:35:15 +000030
31#include <cpu/x86/lapic.h>
Kyösti Mälkki55fff9302012-07-11 08:02:39 +030032#include <cpu/amd/mtrr.h>
Frank Vibrans39fca802011-02-14 18:35:15 +000033
Kyösti Mälkki28c4d2f2016-11-25 11:21:02 +020034#include <northbridge/amd/agesa/state_machine.h>
Kyösti Mälkkid610c582017-03-05 06:28:18 +020035#include <northbridge/amd/agesa/agesa_helper.h>
36
Kerry Shefeed3292011-08-18 18:03:44 +080037#include <sb_cimx.h>
Frank Vibrans39fca802011-02-14 18:35:15 +000038
Frank Vibrans39fca802011-02-14 18:35:15 +000039#define FX_DEVS 1
40
41static device_t __f0_dev[FX_DEVS];
42static device_t __f1_dev[FX_DEVS];
43static device_t __f2_dev[FX_DEVS];
44static device_t __f4_dev[FX_DEVS];
Marc Jones8d595692012-03-15 12:55:26 -060045static unsigned fx_devs = 0;
Frank Vibrans39fca802011-02-14 18:35:15 +000046
Edward O'Callaghan541ac592014-11-21 00:37:02 +110047static device_t get_node_pci(u32 nodeid, u32 fn)
Frank Vibrans39fca802011-02-14 18:35:15 +000048{
zbao49bb26a42012-08-03 15:44:42 +080049 if ((CONFIG_CDB + nodeid) < 32) {
50 return dev_find_slot(CONFIG_CBB, PCI_DEVFN(CONFIG_CDB + nodeid, fn));
51 } else {
52 return dev_find_slot(CONFIG_CBB-1, PCI_DEVFN(CONFIG_CDB + nodeid - 32, fn));
53 }
Frank Vibrans39fca802011-02-14 18:35:15 +000054}
55
Frank Vibrans39fca802011-02-14 18:35:15 +000056static void get_fx_devs(void)
57{
Marc Jones8d595692012-03-15 12:55:26 -060058 int i;
59 for (i = 0; i < FX_DEVS; i++) {
60 __f0_dev[i] = get_node_pci(i, 0);
61 __f1_dev[i] = get_node_pci(i, 1);
62 __f2_dev[i] = get_node_pci(i, 2);
63 __f4_dev[i] = get_node_pci(i, 4);
64 if (__f0_dev[i] != NULL && __f1_dev[i] != NULL)
65 fx_devs = i + 1;
66 }
67 if (__f1_dev[0] == NULL || __f0_dev[0] == NULL || fx_devs == 0) {
68 die("Cannot find 0:0x18.[0|1]\n");
69 }
Frank Vibrans39fca802011-02-14 18:35:15 +000070}
71
Frank Vibrans39fca802011-02-14 18:35:15 +000072static u32 f1_read_config32(unsigned reg)
73{
Marc Jones8d595692012-03-15 12:55:26 -060074 if (fx_devs == 0)
75 get_fx_devs();
76 return pci_read_config32(__f1_dev[0], reg);
Frank Vibrans39fca802011-02-14 18:35:15 +000077}
78
Frank Vibrans39fca802011-02-14 18:35:15 +000079static void f1_write_config32(unsigned reg, u32 value)
80{
Marc Jones8d595692012-03-15 12:55:26 -060081 int i;
82 if (fx_devs == 0)
83 get_fx_devs();
84 for (i = 0; i < fx_devs; i++) {
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +020085 struct device *dev;
Marc Jones8d595692012-03-15 12:55:26 -060086 dev = __f1_dev[i];
87 if (dev && dev->enabled) {
88 pci_write_config32(dev, reg, value);
89 }
90 }
Frank Vibrans39fca802011-02-14 18:35:15 +000091}
92
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +020093static u32 amdfam14_nodeid(struct device *dev)
Frank Vibrans39fca802011-02-14 18:35:15 +000094{
Marc Jones8d595692012-03-15 12:55:26 -060095 return (dev->path.pci.devfn >> 3) - CONFIG_CDB;
Frank Vibrans39fca802011-02-14 18:35:15 +000096}
97
Frank Vibrans39fca802011-02-14 18:35:15 +000098#include "amdfam14_conf.c"
99
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200100static void northbridge_init(struct device *dev)
Frank Vibrans39fca802011-02-14 18:35:15 +0000101{
Marc Jones8d595692012-03-15 12:55:26 -0600102 printk(BIOS_DEBUG, "Northbridge init\n");
Frank Vibrans39fca802011-02-14 18:35:15 +0000103}
104
Frank Vibrans39fca802011-02-14 18:35:15 +0000105static void set_vga_enable_reg(u32 nodeid, u32 linkn)
106{
Marc Jones8d595692012-03-15 12:55:26 -0600107 u32 val;
Frank Vibrans39fca802011-02-14 18:35:15 +0000108
Marc Jones8d595692012-03-15 12:55:26 -0600109 val = 1 | (nodeid << 4) | (linkn << 12);
110 /* it will routing (1)mmio 0xa0000:0xbffff (2) io 0x3b0:0x3bb,
111 0x3c0:0x3df */
112 f1_write_config32(0xf4, val);
Frank Vibrans39fca802011-02-14 18:35:15 +0000113
114}
115
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200116static int reg_useable(unsigned reg, struct device *goal_dev,
117 unsigned goal_nodeid, unsigned goal_link)
Frank Vibrans39fca802011-02-14 18:35:15 +0000118{
Marc Jones8d595692012-03-15 12:55:26 -0600119 struct resource *res;
120 unsigned nodeid, link = 0;
121 int result;
122 res = 0;
123 for (nodeid = 0; !res && (nodeid < fx_devs); nodeid++) {
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200124 struct device *dev;
Marc Jones8d595692012-03-15 12:55:26 -0600125 dev = __f0_dev[nodeid];
126 if (!dev)
127 continue;
128 for (link = 0; !res && (link < 8); link++) {
129 res = probe_resource(dev, IOINDEX(0x1000 + reg, link));
130 }
131 }
132 result = 2;
133 if (res) {
134 result = 0;
135 if ((goal_link == (link - 1)) &&
136 (goal_nodeid == (nodeid - 1)) && (res->flags <= 1)) {
137 result = 1;
138 }
139 }
140 return result;
Frank Vibrans39fca802011-02-14 18:35:15 +0000141}
142
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200143static struct resource *amdfam14_find_iopair(struct device *dev,
144 unsigned nodeid, unsigned link)
Frank Vibrans39fca802011-02-14 18:35:15 +0000145{
Marc Jones8d595692012-03-15 12:55:26 -0600146 struct resource *resource;
147 u32 result, reg;
148 resource = 0;
149 reg = 0;
150 result = reg_useable(0xc0, dev, nodeid, link);
151 if (result >= 1) {
152 /* I have been allocated this one */
153 reg = 0xc0;
154 }
155 /* Ext conf space */
156 if (!reg) {
157 /* Because of Extend conf space, we will never run out of reg,
158 * but we need one index to differ them. So ,same node and same
159 * link can have multi range
160 */
161 u32 index = get_io_addr_index(nodeid, link);
162 reg = 0x110 + (index << 24) + (4 << 20); // index could be 0, 255
163 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000164
Marc Jones8d595692012-03-15 12:55:26 -0600165 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
Frank Vibrans39fca802011-02-14 18:35:15 +0000166
Marc Jones8d595692012-03-15 12:55:26 -0600167 return resource;
Frank Vibrans39fca802011-02-14 18:35:15 +0000168}
169
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200170static struct resource *amdfam14_find_mempair(struct device *dev, u32 nodeid,
Marc Jones8d595692012-03-15 12:55:26 -0600171 u32 link)
Frank Vibrans39fca802011-02-14 18:35:15 +0000172{
Marc Jones8d595692012-03-15 12:55:26 -0600173 struct resource *resource;
174 u32 free_reg, reg;
175 resource = 0;
176 free_reg = 0;
177 for (reg = 0x80; reg <= 0xb8; reg += 0x8) {
178 int result;
179 result = reg_useable(reg, dev, nodeid, link);
180 if (result == 1) {
181 /* I have been allocated this one */
182 break;
183 } else if (result > 1) {
184 /* I have a free register pair */
185 free_reg = reg;
186 }
187 }
188 if (reg > 0xb8) {
189 reg = free_reg;
190 }
191 /* Ext conf space */
192 if (!reg) {
193 /* Because of Extend conf space, we will never run out of reg,
194 * but we need one index to differ them. So ,same node and same
195 * link can have multi range
196 */
197 u32 index = get_mmio_addr_index(nodeid, link);
198 reg = 0x110 + (index << 24) + (6 << 20); // index could be 0, 63
Frank Vibrans39fca802011-02-14 18:35:15 +0000199
Marc Jones8d595692012-03-15 12:55:26 -0600200 }
201 resource = new_resource(dev, IOINDEX(0x1000 + reg, link));
202 return resource;
Frank Vibrans39fca802011-02-14 18:35:15 +0000203}
204
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200205static void amdfam14_link_read_bases(struct device *dev, u32 nodeid, u32 link)
Frank Vibrans39fca802011-02-14 18:35:15 +0000206{
Marc Jones8d595692012-03-15 12:55:26 -0600207 struct resource *resource;
Frank Vibrans39fca802011-02-14 18:35:15 +0000208
Marc Jones8d595692012-03-15 12:55:26 -0600209 /* Initialize the io space constraints on the current bus */
210 resource = amdfam14_find_iopair(dev, nodeid, link);
211 if (resource) {
212 u32 align;
Kyösti Mälkkiac7402d2014-12-14 08:30:17 +0200213 align = log2(HT_IO_HOST_ALIGN);
Marc Jones8d595692012-03-15 12:55:26 -0600214 resource->base = 0;
215 resource->size = 0;
216 resource->align = align;
217 resource->gran = align;
218 resource->limit = 0xffffUL;
219 resource->flags = IORESOURCE_IO | IORESOURCE_BRIDGE;
220 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000221
Marc Jones8d595692012-03-15 12:55:26 -0600222 /* Initialize the prefetchable memory constraints on the current bus */
223 resource = amdfam14_find_mempair(dev, nodeid, link);
224 if (resource) {
225 resource->base = 0;
226 resource->size = 0;
227 resource->align = log2(HT_MEM_HOST_ALIGN);
228 resource->gran = log2(HT_MEM_HOST_ALIGN);
229 resource->limit = 0xffffffffffULL;
230 resource->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
231 resource->flags |= IORESOURCE_BRIDGE;
Marc Jones8d595692012-03-15 12:55:26 -0600232 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000233
Marc Jones8d595692012-03-15 12:55:26 -0600234 /* Initialize the memory constraints on the current bus */
235 resource = amdfam14_find_mempair(dev, nodeid, link);
236 if (resource) {
237 resource->base = 0;
238 resource->size = 0;
239 resource->align = log2(HT_MEM_HOST_ALIGN);
240 resource->gran = log2(HT_MEM_HOST_ALIGN);
241 resource->limit = 0xffffffffffULL;
242 resource->flags = IORESOURCE_MEM | IORESOURCE_BRIDGE;
Marc Jones8d595692012-03-15 12:55:26 -0600243 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000244}
245
246static u32 my_find_pci_tolm(struct bus *bus, u32 tolm)
247{
Marc Jones8d595692012-03-15 12:55:26 -0600248 struct resource *min;
249 min = 0;
250 search_bus_resources(bus, IORESOURCE_MEM, IORESOURCE_MEM, tolm_test,
251 &min);
252 if (min && tolm > min->base) {
253 tolm = min->base;
254 }
255 return tolm;
Frank Vibrans39fca802011-02-14 18:35:15 +0000256}
257
258#if CONFIG_HW_MEM_HOLE_SIZEK != 0
259
260struct hw_mem_hole_info {
Marc Jones8d595692012-03-15 12:55:26 -0600261 unsigned hole_startk;
262 int node_id;
Frank Vibrans39fca802011-02-14 18:35:15 +0000263};
264
265static struct hw_mem_hole_info get_hw_mem_hole_info(void)
266{
Marc Jones8d595692012-03-15 12:55:26 -0600267 struct hw_mem_hole_info mem_hole;
Frank Vibrans39fca802011-02-14 18:35:15 +0000268
Marc Jones8d595692012-03-15 12:55:26 -0600269 mem_hole.hole_startk = CONFIG_HW_MEM_HOLE_SIZEK;
270 mem_hole.node_id = -1;
Frank Vibrans39fca802011-02-14 18:35:15 +0000271
Marc Jones8d595692012-03-15 12:55:26 -0600272 struct dram_base_mask_t d;
273 u32 hole;
274 d = get_dram_base_mask(0);
275 if (d.mask & 1) {
276 hole = pci_read_config32(__f1_dev[0], 0xf0);
277 if (hole & 1) { // we find the hole
278 mem_hole.hole_startk = (hole & (0xff << 24)) >> 10;
279 mem_hole.node_id = 0; // record the node No with hole
280 }
281 }
Marc Jones8d595692012-03-15 12:55:26 -0600282 return mem_hole;
Frank Vibrans39fca802011-02-14 18:35:15 +0000283}
284#endif
285
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200286static void nb_read_resources(struct device *dev)
Frank Vibrans39fca802011-02-14 18:35:15 +0000287{
Marc Jones8d595692012-03-15 12:55:26 -0600288 u32 nodeid;
289 struct bus *link;
Frank Vibrans39fca802011-02-14 18:35:15 +0000290
Mike Loptien58089e82013-01-29 15:45:09 -0700291 printk(BIOS_DEBUG, "\nFam14h - %s\n", __func__);
Frank Vibrans39fca802011-02-14 18:35:15 +0000292
Marc Jones8d595692012-03-15 12:55:26 -0600293 nodeid = amdfam14_nodeid(dev);
294 for (link = dev->link_list; link; link = link->next) {
295 if (link->children) {
296 amdfam14_link_read_bases(dev, nodeid, link->link_num);
297 }
298 }
Marc Jonesd5c998b2013-01-16 17:14:24 -0700299
300 /*
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800301 * This MMCONF resource must be reserved in the PCI domain.
Marc Jonesd5c998b2013-01-16 17:14:24 -0700302 * It is not honored by the coreboot resource allocator if it is in
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800303 * the CPU_CLUSTER.
Marc Jonesd5c998b2013-01-16 17:14:24 -0700304 */
Kyösti Mälkkie25b5ef2016-12-02 08:56:05 +0200305 mmconf_resource(dev, 0xc0010058);
Frank Vibrans39fca802011-02-14 18:35:15 +0000306}
307
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200308static void set_resource(struct device *dev, struct resource *resource,
309 u32 nodeid)
Frank Vibrans39fca802011-02-14 18:35:15 +0000310{
Marc Jones8d595692012-03-15 12:55:26 -0600311 resource_t rbase, rend;
312 unsigned reg, link_num;
313 char buf[50];
Frank Vibrans39fca802011-02-14 18:35:15 +0000314
Mike Loptien58089e82013-01-29 15:45:09 -0700315 printk(BIOS_DEBUG, "\nFam14h - %s\n", __func__);
Frank Vibrans39fca802011-02-14 18:35:15 +0000316
Marc Jones8d595692012-03-15 12:55:26 -0600317 /* Make certain the resource has actually been set */
318 if (!(resource->flags & IORESOURCE_ASSIGNED)) {
319 return;
320 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000321
Marc Jones8d595692012-03-15 12:55:26 -0600322 /* If I have already stored this resource don't worry about it */
323 if (resource->flags & IORESOURCE_STORED) {
324 return;
325 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000326
Marc Jones8d595692012-03-15 12:55:26 -0600327 /* Only handle PCI memory and IO resources */
328 if (!(resource->flags & (IORESOURCE_MEM | IORESOURCE_IO)))
329 return;
Frank Vibrans39fca802011-02-14 18:35:15 +0000330
Marc Jones8d595692012-03-15 12:55:26 -0600331 /* Ensure I am actually looking at a resource of function 1 */
332 if ((resource->index & 0xffff) < 0x1000) {
333 return;
334 }
335 /* Get the base address */
336 rbase = resource->base;
Frank Vibrans39fca802011-02-14 18:35:15 +0000337
Marc Jones8d595692012-03-15 12:55:26 -0600338 /* Get the limit (rounded up) */
339 rend = resource_end(resource);
Frank Vibrans39fca802011-02-14 18:35:15 +0000340
Marc Jones8d595692012-03-15 12:55:26 -0600341 /* Get the register and link */
342 reg = resource->index & 0xfff; // 4k
343 link_num = IOINDEX_LINK(resource->index);
Frank Vibrans39fca802011-02-14 18:35:15 +0000344
Marc Jones8d595692012-03-15 12:55:26 -0600345 if (resource->flags & IORESOURCE_IO) {
346 set_io_addr_reg(dev, nodeid, link_num, reg, rbase >> 8,
347 rend >> 8);
348 } else if (resource->flags & IORESOURCE_MEM) {
349 set_mmio_addr_reg(nodeid, link_num, reg, (resource->index >> 24),
350 rbase >> 8, rend >> 8, 1); // [39:8]
351 }
352 resource->flags |= IORESOURCE_STORED;
Elyes HAOUAS0d4b11a2016-10-03 21:57:21 +0200353 snprintf(buf, sizeof(buf), " <node %x link %x>", nodeid, link_num);
Marc Jones8d595692012-03-15 12:55:26 -0600354 report_resource_stored(dev, resource, buf);
Frank Vibrans39fca802011-02-14 18:35:15 +0000355}
356
Martin Roth77a58b92017-06-24 14:45:48 -0600357#if IS_ENABLED(CONFIG_CONSOLE_VGA_MULTI)
Marc Jones8d595692012-03-15 12:55:26 -0600358extern device_t vga_pri; // the primary vga device, defined in device.c
Frank Vibrans39fca802011-02-14 18:35:15 +0000359#endif
360
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200361static void create_vga_resource(struct device *dev, unsigned nodeid)
Frank Vibrans39fca802011-02-14 18:35:15 +0000362{
Marc Jones8d595692012-03-15 12:55:26 -0600363 struct bus *link;
Frank Vibrans39fca802011-02-14 18:35:15 +0000364
Mike Loptien58089e82013-01-29 15:45:09 -0700365 printk(BIOS_DEBUG, "\nFam14h - %s\n", __func__);
Frank Vibrans39fca802011-02-14 18:35:15 +0000366
Marc Jones8d595692012-03-15 12:55:26 -0600367 /* find out which link the VGA card is connected,
368 * we only deal with the 'first' vga card */
369 for (link = dev->link_list; link; link = link->next) {
370 if (link->bridge_ctrl & PCI_BRIDGE_CTL_VGA) {
Martin Roth77a58b92017-06-24 14:45:48 -0600371#if IS_ENABLED(CONFIG_CONSOLE_VGA_MULTI)
Marc Jones8d595692012-03-15 12:55:26 -0600372 printk(BIOS_DEBUG,
373 "VGA: vga_pri bus num = %d bus range [%d,%d]\n",
374 vga_pri->bus->secondary, link->secondary,
375 link->subordinate);
376 /* We need to make sure the vga_pri is under the link */
377 if ((vga_pri->bus->secondary >= link->secondary) &&
378 (vga_pri->bus->secondary <= link->subordinate))
Frank Vibrans39fca802011-02-14 18:35:15 +0000379#endif
Marc Jones8d595692012-03-15 12:55:26 -0600380 break;
381 }
382 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000383
Marc Jones8d595692012-03-15 12:55:26 -0600384 /* no VGA card installed */
385 if (link == NULL)
386 return;
Frank Vibrans39fca802011-02-14 18:35:15 +0000387
Marc Jones8d595692012-03-15 12:55:26 -0600388 printk(BIOS_DEBUG, "VGA: %s (aka node %d) link %d has VGA device\n",
389 dev_path(dev), nodeid, link->link_num);
390 set_vga_enable_reg(nodeid, link->link_num);
Frank Vibrans39fca802011-02-14 18:35:15 +0000391}
392
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200393static void nb_set_resources(struct device *dev)
Frank Vibrans39fca802011-02-14 18:35:15 +0000394{
Marc Jones8d595692012-03-15 12:55:26 -0600395 unsigned nodeid;
396 struct bus *bus;
397 struct resource *res;
Frank Vibrans39fca802011-02-14 18:35:15 +0000398
Mike Loptien58089e82013-01-29 15:45:09 -0700399 printk(BIOS_DEBUG, "\nFam14h - %s\n", __func__);
efdesign9805a89ab2011-06-20 17:38:49 -0700400
Marc Jones8d595692012-03-15 12:55:26 -0600401 /* Find the nodeid */
402 nodeid = amdfam14_nodeid(dev);
Frank Vibrans39fca802011-02-14 18:35:15 +0000403
Marc Jones8d595692012-03-15 12:55:26 -0600404 create_vga_resource(dev, nodeid);
Frank Vibrans39fca802011-02-14 18:35:15 +0000405
Marc Jones8d595692012-03-15 12:55:26 -0600406 /* Set each resource we have found */
407 for (res = dev->resource_list; res; res = res->next) {
408 set_resource(dev, res, nodeid);
409 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000410
Marc Jones8d595692012-03-15 12:55:26 -0600411 for (bus = dev->link_list; bus; bus = bus->next) {
412 if (bus->children) {
413 assign_resources(bus);
414 }
415 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000416}
417
Frank Vibrans39fca802011-02-14 18:35:15 +0000418/* Domain/Root Complex related code */
419
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200420static void domain_read_resources(struct device *dev)
Frank Vibrans39fca802011-02-14 18:35:15 +0000421{
Marc Jones8d595692012-03-15 12:55:26 -0600422 unsigned reg;
Frank Vibrans39fca802011-02-14 18:35:15 +0000423
Mike Loptien58089e82013-01-29 15:45:09 -0700424 printk(BIOS_DEBUG, "\nFam14h - %s\n", __func__);
Frank Vibrans39fca802011-02-14 18:35:15 +0000425
Marc Jones8d595692012-03-15 12:55:26 -0600426 /* Find the already assigned resource pairs */
427 get_fx_devs();
428 for (reg = 0x80; reg <= 0xc0; reg += 0x08) {
429 u32 base, limit;
430 base = f1_read_config32(reg);
431 limit = f1_read_config32(reg + 0x04);
432 /* Is this register allocated? */
433 if ((base & 3) != 0) {
434 unsigned nodeid, reg_link;
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200435 struct device *reg_dev;
Marc Jones8d595692012-03-15 12:55:26 -0600436 if (reg < 0xc0) { // mmio
437 nodeid = (limit & 0xf) + (base & 0x30);
438 } else { // io
439 nodeid = (limit & 0xf) + ((base >> 4) & 0x30);
440 }
441 reg_link = (limit >> 4) & 7;
442 reg_dev = __f0_dev[nodeid];
443 if (reg_dev) {
444 /* Reserve the resource */
445 struct resource *res;
446 res =
447 new_resource(reg_dev,
448 IOINDEX(0x1000 + reg,
449 reg_link));
450 if (res) {
451 res->flags = 1;
452 }
453 }
454 }
455 }
456 /* FIXME: do we need to check extend conf space?
457 I don't believe that much preset value */
Frank Vibrans39fca802011-02-14 18:35:15 +0000458
Marc Jones8d595692012-03-15 12:55:26 -0600459 pci_domain_read_resources(dev);
Frank Vibrans39fca802011-02-14 18:35:15 +0000460}
461
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200462static void domain_set_resources(struct device *dev)
Frank Vibrans39fca802011-02-14 18:35:15 +0000463{
Mike Loptien58089e82013-01-29 15:45:09 -0700464 printk(BIOS_DEBUG, "\nFam14h - %s\n", __func__);
Stefan Reinauer29e65482015-06-18 01:18:09 -0700465 printk(BIOS_DEBUG, " amsr - incoming dev = %p\n", dev);
Frank Vibrans39fca802011-02-14 18:35:15 +0000466
Marc Jones8d595692012-03-15 12:55:26 -0600467 unsigned long mmio_basek;
468 u32 pci_tolm;
469 int idx;
470 struct bus *link;
Frank Vibrans39fca802011-02-14 18:35:15 +0000471#if CONFIG_HW_MEM_HOLE_SIZEK != 0
Marc Jones8d595692012-03-15 12:55:26 -0600472 struct hw_mem_hole_info mem_hole;
473 u32 reset_memhole = 1;
Frank Vibrans39fca802011-02-14 18:35:15 +0000474#endif
475
Marc Jones8d595692012-03-15 12:55:26 -0600476 pci_tolm = 0xffffffffUL;
477 for (link = dev->link_list; link; link = link->next) {
478 pci_tolm = my_find_pci_tolm(link, pci_tolm);
479 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000480
Marc Jones8d595692012-03-15 12:55:26 -0600481 // FIXME handle interleaved nodes. If you fix this here, please fix
482 // amdk8, too.
483 mmio_basek = pci_tolm >> 10;
484 /* Round mmio_basek to something the processor can support */
485 mmio_basek &= ~((1 << 6) - 1);
Frank Vibrans39fca802011-02-14 18:35:15 +0000486
Marc Jones8d595692012-03-15 12:55:26 -0600487 // FIXME improve mtrr.c so we don't use up all of the mtrrs with a 64M
488 // MMIO hole. If you fix this here, please fix amdk8, too.
489 /* Round the mmio hole to 64M */
490 mmio_basek &= ~((64 * 1024) - 1);
Frank Vibrans39fca802011-02-14 18:35:15 +0000491
492#if CONFIG_HW_MEM_HOLE_SIZEK != 0
493/* if the hw mem hole is already set in raminit stage, here we will compare
494 * mmio_basek and hole_basek. if mmio_basek is bigger that hole_basek and will
495 * use hole_basek as mmio_basek and we don't need to reset hole.
496 * otherwise We reset the hole to the mmio_basek
497 */
498
Marc Jones8d595692012-03-15 12:55:26 -0600499 mem_hole = get_hw_mem_hole_info();
Frank Vibrans39fca802011-02-14 18:35:15 +0000500
Marc Jones8d595692012-03-15 12:55:26 -0600501 // Use hole_basek as mmio_basek, and we don't need to reset hole anymore
502 if ((mem_hole.node_id != -1) && (mmio_basek > mem_hole.hole_startk)) {
503 mmio_basek = mem_hole.hole_startk;
504 reset_memhole = 0;
505 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000506#endif
507
Marc Jones8d595692012-03-15 12:55:26 -0600508 idx = 0x10;
Frank Vibrans39fca802011-02-14 18:35:15 +0000509
Marc Jones8d595692012-03-15 12:55:26 -0600510 struct dram_base_mask_t d;
511 resource_t basek, limitk, sizek; // 4 1T
Frank Vibrans39fca802011-02-14 18:35:15 +0000512
Marc Jones8d595692012-03-15 12:55:26 -0600513 d = get_dram_base_mask(0);
Frank Vibrans39fca802011-02-14 18:35:15 +0000514
Marc Jones8d595692012-03-15 12:55:26 -0600515 if (d.mask & 1) {
516 basek = ((resource_t) ((u64) d.base)) << 8;
517 limitk = (resource_t) (((u64) d.mask << 8) | 0xFFFFFF);
518 printk(BIOS_DEBUG,
519 "adsr: (before) basek = %llx, limitk = %llx.\n", basek,
520 limitk);
Frank Vibrans39fca802011-02-14 18:35:15 +0000521
Marc Jones8d595692012-03-15 12:55:26 -0600522 /* Convert these values to multiples of 1K for ease of math. */
523 basek >>= 10;
524 limitk >>= 10;
525 sizek = limitk - basek + 1;
Frank Vibrans39fca802011-02-14 18:35:15 +0000526
Marc Jones8d595692012-03-15 12:55:26 -0600527 printk(BIOS_DEBUG,
528 "adsr: (after) basek = %llx, limitk = %llx, sizek = %llx.\n",
529 basek, limitk, sizek);
Frank Vibrans39fca802011-02-14 18:35:15 +0000530
Marc Jones8d595692012-03-15 12:55:26 -0600531 /* see if we need a hole from 0xa0000 to 0xbffff */
532 if ((basek < 640) && (sizek > 768)) {
533 printk(BIOS_DEBUG,"adsr - 0xa0000 to 0xbffff resource.\n");
534 ram_resource(dev, (idx | 0), basek, 640 - basek);
535 idx += 0x10;
536 basek = 768;
537 sizek = limitk - 768;
538 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000539
Marc Jones8d595692012-03-15 12:55:26 -0600540 printk(BIOS_DEBUG,
541 "adsr: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n",
542 mmio_basek, basek, limitk);
Frank Vibrans39fca802011-02-14 18:35:15 +0000543
Kyösti Mälkki26c65432014-06-26 05:30:54 +0300544 /* split the region to accommodate pci memory space */
Marc Jones8d595692012-03-15 12:55:26 -0600545 if ((basek < 4 * 1024 * 1024) && (limitk > mmio_basek)) {
546 if (basek <= mmio_basek) {
547 unsigned pre_sizek;
548 pre_sizek = mmio_basek - basek;
549 if (pre_sizek > 0) {
550 ram_resource(dev, idx, basek,
551 pre_sizek);
552 idx += 0x10;
553 sizek -= pre_sizek;
Marc Jones8d595692012-03-15 12:55:26 -0600554 }
Marc Jones8d595692012-03-15 12:55:26 -0600555 basek = mmio_basek;
556 }
557 if ((basek + sizek) <= 4 * 1024 * 1024) {
558 sizek = 0;
559 } else {
560 basek = 4 * 1024 * 1024;
561 sizek -= (4 * 1024 * 1024 - mmio_basek);
562 }
563 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000564
Marc Jones8d595692012-03-15 12:55:26 -0600565 ram_resource(dev, (idx | 0), basek, sizek);
566 idx += 0x10;
Marc Jones8d595692012-03-15 12:55:26 -0600567 printk(BIOS_DEBUG,
568 "%d: mmio_basek=%08lx, basek=%08llx, limitk=%08llx\n", 0,
569 mmio_basek, basek, limitk);
Marc Jones8d595692012-03-15 12:55:26 -0600570 }
571 printk(BIOS_DEBUG, " adsr - mmio_basek = %lx.\n", mmio_basek);
Frank Vibrans39fca802011-02-14 18:35:15 +0000572
Kyösti Mälkki61be3602017-04-15 20:07:53 +0300573 add_uma_resource_below_tolm(dev, 7);
Frank Vibrans39fca802011-02-14 18:35:15 +0000574
Marc Jones8d595692012-03-15 12:55:26 -0600575 for (link = dev->link_list; link; link = link->next) {
576 if (link->children) {
577 assign_resources(link);
578 }
579 }
580 printk(BIOS_DEBUG, " adsr - leaving this lovely routine.\n");
Frank Vibrans39fca802011-02-14 18:35:15 +0000581}
582
Aaron Durbinaa090cb2017-09-13 16:01:52 -0600583static const char *domain_acpi_name(const struct device *dev)
Tobias Diedrichd8a2c1f2017-02-20 02:46:19 +0100584{
585 if (dev->path.type == DEVICE_PATH_DOMAIN)
586 return "PCI0";
587
588 return NULL;
589}
590
Frank Vibrans39fca802011-02-14 18:35:15 +0000591/* Bus related code */
592
Kyösti Mälkki580e7222015-03-19 21:04:23 +0200593static void cpu_bus_scan(struct device *dev)
zbaof7223732012-04-13 13:42:15 +0800594{
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +0300595 struct bus *cpu_bus = dev->link_list;
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200596 struct device *cpu;
zbaof7223732012-04-13 13:42:15 +0800597 int apic_id, cores_found;
Scott Duplichan9ab3c6c2011-05-15 21:45:46 +0000598
zbaof7223732012-04-13 13:42:15 +0800599 /* There is only one node for fam14, but there may be multiple cores. */
600 cpu = dev_find_slot(0, PCI_DEVFN(0x18, 0));
601 if (!cpu)
602 printk(BIOS_ERR, "ERROR: %02x:%02x.0 not found", 0, 0x18);
Scott Duplichan9ab3c6c2011-05-15 21:45:46 +0000603
zbaof7223732012-04-13 13:42:15 +0800604 cores_found = (pci_read_config32(dev_find_slot(0,PCI_DEVFN(0x18,0x3)), 0xe8) >> 12) & 3;
605 printk(BIOS_DEBUG, " AP siblings=%d\n", cores_found);
606
zbaof7223732012-04-13 13:42:15 +0800607 for (apic_id = 0; apic_id <= cores_found; apic_id++) {
Kyösti Mälkkic33f1e92012-08-07 17:12:11 +0300608 cpu = add_cpu_device(cpu_bus, apic_id, 1);
609 if (cpu)
610 amd_cpu_topology(cpu, 0, apic_id);
Marc Jones8d595692012-03-15 12:55:26 -0600611 }
zbaof7223732012-04-13 13:42:15 +0800612}
613
Elyes HAOUAS0d7c7a82018-05-09 17:58:33 +0200614static void cpu_bus_init(struct device *dev)
zbaof7223732012-04-13 13:42:15 +0800615{
616 initialize_cpus(dev->link_list);
Frank Vibrans39fca802011-02-14 18:35:15 +0000617}
618
Frank Vibrans39fca802011-02-14 18:35:15 +0000619/* North Bridge Structures */
620
Alexander Couzens5eea4582015-04-12 22:18:55 +0200621static void northbridge_fill_ssdt_generator(device_t device)
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200622{
623 msr_t msr;
624 char pscope[] = "\\_SB.PCI0";
625
626 acpigen_write_scope(pscope);
627 msr = rdmsr(TOP_MEM);
628 acpigen_write_name_dword("TOM1", msr.lo);
629 msr = rdmsr(TOP_MEM2);
630 /*
631 * Since XP only implements parts of ACPI 2.0, we can't use a qword
632 * here.
633 * See http://www.acpi.info/presentations/S01USMOBS169_OS%2520new.ppt
634 * slide 22ff.
635 * Shift value right by 20 bit to make it fit into 32bit,
636 * giving us 1MB granularity and a limit of almost 4Exabyte of memory.
637 */
638 acpigen_write_name_dword("TOM2", (msr.hi << 12) | msr.lo >> 20);
639 acpigen_pop_len();
640}
641
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100642static unsigned long acpi_fill_hest(acpi_hest_t *hest)
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200643{
644 void *addr, *current;
645
646 /* Skip the HEST header. */
647 current = (void *)(hest + 1);
648
649 addr = agesawrapper_getlateinitptr(PICK_WHEA_MCE);
650 if (addr != NULL)
Stefan Reinauer29e65482015-06-18 01:18:09 -0700651 current += acpi_create_hest_error_source(hest, current, 0,
652 addr + 2, *(UINT16 *)addr - 2);
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200653
654 addr = agesawrapper_getlateinitptr(PICK_WHEA_CMC);
655 if (addr != NULL)
Stefan Reinauer29e65482015-06-18 01:18:09 -0700656 current += acpi_create_hest_error_source(hest, current, 1,
657 addr + 2, *(UINT16 *)addr - 2);
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200658
659 return (unsigned long)current;
660}
661
Alexander Couzens83fc32f2015-04-12 22:28:37 +0200662static unsigned long agesa_write_acpi_tables(device_t device,
663 unsigned long current,
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200664 acpi_rsdp_t *rsdp)
665{
666 acpi_srat_t *srat;
667 acpi_slit_t *slit;
668 acpi_header_t *ssdt;
669 acpi_header_t *alib;
670 acpi_hest_t *hest;
671
672 /* HEST */
673 current = ALIGN(current, 8);
674 hest = (acpi_hest_t *)current;
Vladimir Serbinenko807127f2014-11-09 13:36:18 +0100675 acpi_write_hest((void *)current, acpi_fill_hest);
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200676 acpi_add_table(rsdp, (void *)current);
677 current += ((acpi_header_t *)current)->length;
678
679 /* SRAT */
680 current = ALIGN(current, 8);
681 printk(BIOS_DEBUG, "ACPI: * SRAT at %lx\n", current);
682 srat = (acpi_srat_t *) agesawrapper_getlateinitptr (PICK_SRAT);
683 if (srat != NULL) {
684 memcpy((void *)current, srat, srat->header.length);
685 srat = (acpi_srat_t *) current;
686 current += srat->header.length;
687 acpi_add_table(rsdp, srat);
688 }
689 else {
690 printk(BIOS_DEBUG, " AGESA SRAT table NULL. Skipping.\n");
691 }
692
693 /* SLIT */
694 current = ALIGN(current, 8);
695 printk(BIOS_DEBUG, "ACPI: * SLIT at %lx\n", current);
696 slit = (acpi_slit_t *) agesawrapper_getlateinitptr (PICK_SLIT);
697 if (slit != NULL) {
698 memcpy((void *)current, slit, slit->header.length);
699 slit = (acpi_slit_t *) current;
700 current += slit->header.length;
701 acpi_add_table(rsdp, slit);
702 }
703 else {
704 printk(BIOS_DEBUG, " AGESA SLIT table NULL. Skipping.\n");
705 }
706
707 /* SSDT */
708 current = ALIGN(current, 16);
709 printk(BIOS_DEBUG, "ACPI: * AGESA ALIB SSDT at %lx\n", current);
710 alib = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_ALIB);
711 if (alib != NULL) {
712 memcpy((void *)current, alib, alib->length);
713 alib = (acpi_header_t *) current;
714 current += alib->length;
715 acpi_add_table(rsdp, (void *)alib);
716 } else {
717 printk(BIOS_DEBUG, " AGESA ALIB SSDT table NULL. Skipping.\n");
718 }
719
720 /* The DSDT needs additional work for the AGESA SSDT Pstate table */
721 /* Keep the comment for a while. */
722 current = ALIGN(current, 16);
723 printk(BIOS_DEBUG, "ACPI: * AGESA SSDT Pstate at %lx\n", current);
724 ssdt = (acpi_header_t *)agesawrapper_getlateinitptr (PICK_PSTATE);
725 if (ssdt != NULL) {
726 memcpy((void *)current, ssdt, ssdt->length);
727 ssdt = (acpi_header_t *) current;
728 current += ssdt->length;
729 acpi_add_table(rsdp,ssdt);
730 } else {
731 printk(BIOS_DEBUG, " AGESA SSDT Pstate table NULL. Skipping.\n");
732 }
733
734 return current;
735}
736
Frank Vibrans39fca802011-02-14 18:35:15 +0000737static struct device_operations northbridge_operations = {
Marc Jones8a49ac72013-01-16 17:02:20 -0700738 .read_resources = nb_read_resources,
739 .set_resources = nb_set_resources,
Marc Jones8d595692012-03-15 12:55:26 -0600740 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko4ab588b2014-10-08 21:18:31 +0200741 .acpi_fill_ssdt_generator = northbridge_fill_ssdt_generator,
742 .write_acpi_tables = agesa_write_acpi_tables,
Marc Jones8d595692012-03-15 12:55:26 -0600743 .init = northbridge_init,
744 .enable = 0,.ops_pci = 0,
Frank Vibrans39fca802011-02-14 18:35:15 +0000745};
746
Frank Vibrans39fca802011-02-14 18:35:15 +0000747static const struct pci_driver northbridge_driver __pci_driver = {
Marc Jones8d595692012-03-15 12:55:26 -0600748 .ops = &northbridge_operations,
749 .vendor = PCI_VENDOR_ID_AMD,
750 .device = 0x1510,
Frank Vibrans39fca802011-02-14 18:35:15 +0000751};
752
efdesign9805a89ab2011-06-20 17:38:49 -0700753struct chip_operations northbridge_amd_agesa_family14_ops = {
Marc Jones8d595692012-03-15 12:55:26 -0600754 CHIP_NAME("AMD Family 14h Northbridge")
755 .enable_dev = 0,
Frank Vibrans39fca802011-02-14 18:35:15 +0000756};
757
Frank Vibrans39fca802011-02-14 18:35:15 +0000758/* Root Complex Structures */
759
Frank Vibrans39fca802011-02-14 18:35:15 +0000760static struct device_operations pci_domain_ops = {
Marc Jones8d595692012-03-15 12:55:26 -0600761 .read_resources = domain_read_resources,
762 .set_resources = domain_set_resources,
Edward O'Callaghane9e1d7a2015-01-02 15:11:49 +1100763 .init = DEVICE_NOOP,
Marc Jones8d595692012-03-15 12:55:26 -0600764 .scan_bus = pci_domain_scan_bus,
Tobias Diedrichd8a2c1f2017-02-20 02:46:19 +0100765 .acpi_name = domain_acpi_name,
Frank Vibrans39fca802011-02-14 18:35:15 +0000766};
767
Frank Vibrans39fca802011-02-14 18:35:15 +0000768static struct device_operations cpu_bus_ops = {
Edward O'Callaghan2837ab22014-11-06 08:57:40 +1100769 .read_resources = DEVICE_NOOP,
770 .set_resources = DEVICE_NOOP,
Edward O'Callaghane9e1d7a2015-01-02 15:11:49 +1100771 .enable_resources = DEVICE_NOOP,
Marc Jones8d595692012-03-15 12:55:26 -0600772 .init = cpu_bus_init,
zbaof7223732012-04-13 13:42:15 +0800773 .scan_bus = cpu_bus_scan,
Frank Vibrans39fca802011-02-14 18:35:15 +0000774};
775
Kyösti Mälkki87213b62012-08-27 20:00:33 +0300776static void root_complex_enable_dev(struct device *dev)
777{
778 static int done = 0;
779
Kyösti Mälkki87213b62012-08-27 20:00:33 +0300780 if (!done) {
781 setup_bsp_ramtop();
Kyösti Mälkki87213b62012-08-27 20:00:33 +0300782 done = 1;
783 }
784
Marc Jones8d595692012-03-15 12:55:26 -0600785 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800786 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Marc Jones8d595692012-03-15 12:55:26 -0600787 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800788 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Marc Jones8d595692012-03-15 12:55:26 -0600789 dev->ops = &cpu_bus_ops;
790 }
Frank Vibrans39fca802011-02-14 18:35:15 +0000791}
792
efdesign9805a89ab2011-06-20 17:38:49 -0700793struct chip_operations northbridge_amd_agesa_family14_root_complex_ops = {
Marc Jones8d595692012-03-15 12:55:26 -0600794 CHIP_NAME("AMD Family 14h Root Complex")
795 .enable_dev = root_complex_enable_dev,
Frank Vibrans39fca802011-02-14 18:35:15 +0000796};