blob: 9d56d5be5908bc603aaea8da3f1be6c7a2d21fc9 [file] [log] [blame]
Uwe Hermann26f0abd2007-10-31 00:00:57 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermann26f0abd2007-10-31 00:00:57 +00003 *
4 * Copyright (C) 2007 Uwe Hermann <uwe@hermann-uwe.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Uwe Hermann26f0abd2007-10-31 00:00:57 +000015 */
16
Uwe Hermann26f0abd2007-10-31 00:00:57 +000017#include <stdint.h>
18#include <device/pci_def.h>
19#include <arch/io.h>
20#include <device/pnp_def.h>
Carl-Daniel Hailfinger2ee67792008-10-01 12:52:52 +000021#include <stdlib.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000022#include <console/console.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110023#include <southbridge/intel/i82371eb/i82371eb.h>
24#include <northbridge/intel/i440bx/raminit.h>
Edward O'Callaghanebe3a7a2015-01-05 00:27:54 +110025#include <delay.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110026#include <cpu/x86/bist.h>
Kyösti Mälkki07921540d2016-06-17 17:22:00 +030027#include <cpu/intel/romstage.h>
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100028#include <superio/winbond/common/winbond.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000029/* FIXME: The ASUS P3B-F has a Winbond W83977EF, actually. */
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100030#include <superio/winbond/w83977tf/w83977tf.h>
Uwe Hermann6f2d20e2010-10-06 19:32:39 +000031#include <lib.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000032
33/* FIXME: The ASUS P3B-F has a Winbond W83977EF, actually. */
34#define SERIAL_DEV PNP_DEV(0x3f0, W83977TF_SP1)
35
Uwe Hermann115c5b92010-10-09 17:00:18 +000036int spd_read_byte(unsigned int device, unsigned int address)
Uwe Hermann26f0abd2007-10-31 00:00:57 +000037{
38 return smbus_read_byte(device, address);
39}
40
Uwe Hermann0865b4d2010-09-19 21:12:05 +000041/*
42 * ASUS P3B-F specific SPD enable magic.
43 *
44 * Setting the byte at offset 0x37 in the PM I/O space to 0x6f will make the
45 * board DIMMs accessible at SMBus/SPD offsets 0x50-0x53. Per default the SPD
46 * offsets 0x50-0x53 are _not_ readable (all SPD reads will return 0xff) which
47 * will make RAM init fail.
48 *
49 * Tested values for PM I/O offset 0x37:
50 * 0x67: 11 00 111: Only SMBus/I2C offsets 0x48/0x49/0x2d accessible
51 * 0x6f: 11 01 111: Only SMBus/I2C offsets 0x50-0x53 (SPD) accessible
52 * 0x77: 11 10 111: Only SMBus/I2C offset 0x69 accessible
53 *
54 * PM I/O space offset 0x37 is GPOREG[31:24], i.e. it controls the GPIOs
55 * 24-30 of the PIIX4E (bit 31 is reserved). Thus, GPIOs 27 and 28
56 * control which SMBus/I2C offsets can be accessed.
57 */
58static void enable_spd(void)
59{
60 outb(0x6f, PM_IO_BASE + 0x37);
61}
62
63/*
64 * Disable SPD access after RAM init to allow access to SMBus/I2C offsets
65 * 0x48/0x49/0x2d, which is required e.g. by lm-sensors.
66 */
67static void disable_spd(void)
68{
69 outb(0x67, PM_IO_BASE + 0x37);
70}
71
Kyösti Mälkki07921540d2016-06-17 17:22:00 +030072void mainboard_romstage_entry(unsigned long bist)
Uwe Hermann26f0abd2007-10-31 00:00:57 +000073{
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100074 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermann26f0abd2007-10-31 00:00:57 +000075 console_init();
76 report_bist_failure(bist);
Uwe Hermann90950922009-10-04 23:50:06 +000077
Uwe Hermann26f0abd2007-10-31 00:00:57 +000078 enable_smbus();
Uwe Hermann0865b4d2010-09-19 21:12:05 +000079 enable_pm();
80
81 enable_spd();
82
Uwe Hermann6f2d20e2010-10-06 19:32:39 +000083 dump_spd_registers();
Uwe Hermann1683cef2008-11-27 00:47:07 +000084 sdram_set_registers();
85 sdram_set_spd_registers();
86 sdram_enable();
Uwe Hermann0865b4d2010-09-19 21:12:05 +000087
88 disable_spd();
Uwe Hermann26f0abd2007-10-31 00:00:57 +000089}