blob: e7a7f439be340dba09e9c1037a9d4b2842e17407 [file] [log] [blame]
Uwe Hermann26f0abd2007-10-31 00:00:57 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermann26f0abd2007-10-31 00:00:57 +00003 *
4 * Copyright (C) 2007 Uwe Hermann <uwe@hermann-uwe.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Uwe Hermann26f0abd2007-10-31 00:00:57 +000019 */
20
Uwe Hermann26f0abd2007-10-31 00:00:57 +000021#include <stdint.h>
22#include <device/pci_def.h>
23#include <arch/io.h>
24#include <device/pnp_def.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000025#include <arch/hlt.h>
Carl-Daniel Hailfinger2ee67792008-10-01 12:52:52 +000026#include <stdlib.h>
Patrick Georgi12584e22010-05-08 09:14:51 +000027#include <console/console.h>
Uwe Hermann115c5b92010-10-09 17:00:18 +000028#include "southbridge/intel/i82371eb/i82371eb.h"
Uwe Hermann26f0abd2007-10-31 00:00:57 +000029#include "northbridge/intel/i440bx/raminit.h"
Stefan Reinauerae5e11d2012-04-27 02:31:28 +020030#include "drivers/pc80/udelay_io.c"
Uwe Hermann26f0abd2007-10-31 00:00:57 +000031#include "lib/delay.c"
Uwe Hermann26f0abd2007-10-31 00:00:57 +000032#include "cpu/x86/bist.h"
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100033#include <superio/winbond/common/winbond.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000034/* FIXME: The ASUS P3B-F has a Winbond W83977EF, actually. */
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100035#include <superio/winbond/w83977tf/w83977tf.h>
Uwe Hermann6f2d20e2010-10-06 19:32:39 +000036#include <lib.h>
Uwe Hermann26f0abd2007-10-31 00:00:57 +000037
38/* FIXME: The ASUS P3B-F has a Winbond W83977EF, actually. */
39#define SERIAL_DEV PNP_DEV(0x3f0, W83977TF_SP1)
40
Uwe Hermann115c5b92010-10-09 17:00:18 +000041int spd_read_byte(unsigned int device, unsigned int address)
Uwe Hermann26f0abd2007-10-31 00:00:57 +000042{
43 return smbus_read_byte(device, address);
44}
45
Uwe Hermann0865b4d2010-09-19 21:12:05 +000046/*
47 * ASUS P3B-F specific SPD enable magic.
48 *
49 * Setting the byte at offset 0x37 in the PM I/O space to 0x6f will make the
50 * board DIMMs accessible at SMBus/SPD offsets 0x50-0x53. Per default the SPD
51 * offsets 0x50-0x53 are _not_ readable (all SPD reads will return 0xff) which
52 * will make RAM init fail.
53 *
54 * Tested values for PM I/O offset 0x37:
55 * 0x67: 11 00 111: Only SMBus/I2C offsets 0x48/0x49/0x2d accessible
56 * 0x6f: 11 01 111: Only SMBus/I2C offsets 0x50-0x53 (SPD) accessible
57 * 0x77: 11 10 111: Only SMBus/I2C offset 0x69 accessible
58 *
59 * PM I/O space offset 0x37 is GPOREG[31:24], i.e. it controls the GPIOs
60 * 24-30 of the PIIX4E (bit 31 is reserved). Thus, GPIOs 27 and 28
61 * control which SMBus/I2C offsets can be accessed.
62 */
63static void enable_spd(void)
64{
65 outb(0x6f, PM_IO_BASE + 0x37);
66}
67
68/*
69 * Disable SPD access after RAM init to allow access to SMBus/I2C offsets
70 * 0x48/0x49/0x2d, which is required e.g. by lm-sensors.
71 */
72static void disable_spd(void)
73{
74 outb(0x67, PM_IO_BASE + 0x37);
75}
76
Uwe Hermann6f2d20e2010-10-06 19:32:39 +000077void main(unsigned long bist)
Uwe Hermann26f0abd2007-10-31 00:00:57 +000078{
Edward O'Callaghan6fb379a2014-06-01 17:38:22 +100079 winbond_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Uwe Hermann26f0abd2007-10-31 00:00:57 +000080 console_init();
81 report_bist_failure(bist);
Uwe Hermann90950922009-10-04 23:50:06 +000082
Uwe Hermann26f0abd2007-10-31 00:00:57 +000083 enable_smbus();
Uwe Hermann0865b4d2010-09-19 21:12:05 +000084 enable_pm();
85
86 enable_spd();
87
Uwe Hermann6f2d20e2010-10-06 19:32:39 +000088 dump_spd_registers();
Uwe Hermann1683cef2008-11-27 00:47:07 +000089 sdram_set_registers();
90 sdram_set_spd_registers();
91 sdram_enable();
Uwe Hermann0865b4d2010-09-19 21:12:05 +000092
93 disable_spd();
Uwe Hermann26f0abd2007-10-31 00:00:57 +000094}