blob: a7ef1eb9c0ab7e54d820072e1991e13e6c3b1a1a [file] [log] [blame]
Patrick Georgi02363b52020-05-05 20:48:50 +02001/* This file is part of the coreboot project. */
Uwe Hermann1410c2d2007-05-29 10:37:52 +00002/*
Uwe Hermann1410c2d2007-05-29 10:37:52 +00003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
Uwe Hermann1410c2d2007-05-29 10:37:52 +000013 */
14
Uwe Hermann9da69f82007-11-30 02:08:26 +000015#include <stdint.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020016#include <device/pci_ops.h>
Kyösti Mälkki8a41f4b2019-02-08 18:14:34 +020017#include <device/pci.h>
Uwe Hermann1410c2d2007-05-29 10:37:52 +000018#include <device/pci_ids.h>
Uwe Hermann115c5b92010-10-09 17:00:18 +000019#include <device/pci_def.h>
Kyösti Mälkki1cae4542020-01-06 12:31:34 +020020#include <device/smbus_host.h>
Uwe Hermann1410c2d2007-05-29 10:37:52 +000021#include "i82371eb.h"
Richard Smithcb8eab42006-07-24 04:25:47 +000022
Kyösti Mälkki7a955752020-01-07 12:18:24 +020023void i82371eb_early_init(void)
24{
25 enable_smbus();
26 enable_pm();
27}
28
Kyösti Mälkkif555a582020-01-06 19:41:42 +020029uintptr_t smbus_base(void)
30{
31 return SMBUS_IO_BASE;
32}
33
34int smbus_enable_iobar(uintptr_t base)
Richard Smithcb8eab42006-07-24 04:25:47 +000035{
Antonello Dettorif068a732016-09-03 10:45:33 +020036 pci_devfn_t dev;
Uwe Hermann9da69f82007-11-30 02:08:26 +000037 u8 reg8;
38 u16 reg16;
Uwe Hermann1410c2d2007-05-29 10:37:52 +000039
Uwe Hermann115c5b92010-10-09 17:00:18 +000040 /* Get the SMBus/PM device of the 82371AB/EB/MB. */
Uwe Hermann1410c2d2007-05-29 10:37:52 +000041 dev = pci_locate_device(PCI_ID(PCI_VENDOR_ID_INTEL,
Uwe Hermann447aafe2007-11-29 01:44:43 +000042 PCI_DEVICE_ID_INTEL_82371AB_SMB_ACPI), 0);
Uwe Hermann1410c2d2007-05-29 10:37:52 +000043
Uwe Hermann1410c2d2007-05-29 10:37:52 +000044 /* Set the SMBus I/O base. */
Kyösti Mälkkif555a582020-01-06 19:41:42 +020045 pci_write_config32(dev, SMBBA, base | 1);
Uwe Hermann1410c2d2007-05-29 10:37:52 +000046
Uwe Hermann9da69f82007-11-30 02:08:26 +000047 /* Enable the SMBus controller host interface. */
Uwe Hermann1410c2d2007-05-29 10:37:52 +000048 reg8 = pci_read_config8(dev, SMBHSTCFG);
49 reg8 |= SMB_HST_EN;
50 pci_write_config8(dev, SMBHSTCFG, reg8);
51
52 /* Enable access to the SMBus I/O space. */
Uwe Hermann56a91252007-06-03 16:57:27 +000053 reg16 = pci_read_config16(dev, PCI_COMMAND);
Uwe Hermann9da69f82007-11-30 02:08:26 +000054 reg16 |= PCI_COMMAND_IO;
Uwe Hermann56a91252007-06-03 16:57:27 +000055 pci_write_config16(dev, PCI_COMMAND, reg16);
Uwe Hermann1410c2d2007-05-29 10:37:52 +000056
Kyösti Mälkkif555a582020-01-06 19:41:42 +020057 return 0;
Richard Smithd7088c42006-07-30 00:23:20 +000058}
59
Uwe Hermann115c5b92010-10-09 17:00:18 +000060int smbus_read_byte(u8 device, u8 address)
Richard Smithd7088c42006-07-30 00:23:20 +000061{
62 return do_smbus_read_byte(SMBUS_IO_BASE, device, address);
63}