blob: d9b7ed27ff0e05128911c8bd7c612cb952ae43a3 [file] [log] [blame]
Angel Pons6e5aabd2020-03-23 23:44:42 +01001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Rudolph6aca7e62019-03-26 18:22:36 +01002
Angel Pons64b88622020-12-07 15:25:36 +01003#include <arch/cpu.h>
Patrick Rudolph6aca7e62019-03-26 18:22:36 +01004#include <console/console.h>
Angel Pons64b88622020-12-07 15:25:36 +01005#include <cpu/intel/model_206ax/model_206ax.h>
Patrick Rudolph6aca7e62019-03-26 18:22:36 +01006#include <northbridge/intel/sandybridge/sandybridge.h>
7#include <southbridge/intel/bd82x6x/pch.h>
8
Angel Pons64b88622020-12-07 15:25:36 +01009static void dmi_recipe(void)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010010{
Angel Pons64b88622020-12-07 15:25:36 +010011 const u32 cpuid = cpu_get_cpuid();
12
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010013 int i;
14
Angel Pons64b88622020-12-07 15:25:36 +010015 /* The DMI recipe is only needed on Ivy Bridge */
16 if (!IS_IVY_CPU(cpuid))
17 return;
18
Angel Ponse82b02c2020-03-18 13:09:39 +010019 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010020 dmibar_setbits32(0x0914 + (i << 5), 1 << 31);
Angel Ponse82b02c2020-03-18 13:09:39 +010021 }
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010022
23 for (i = 0; i < 4; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010024 dmibar_clrbits32(0x0a00 + (i << 4), 3 << 26);
25 dmibar_setbits32(0x0a04 + (i << 4), 1 << 11);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010026 }
Angel Pons66780a02021-03-26 13:33:22 +010027 dmibar_clrsetbits32(0x0c30, 0xf << 28, 1 << 30);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010028
29 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010030 dmibar_clrbits32(0x0904 + (i << 5), 7 << 22);
31 dmibar_clrbits32(0x090c + (i << 5), 7 << 17);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +010032 }
33
Angel Ponse82b02c2020-03-18 13:09:39 +010034 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010035 dmibar_clrbits32(0x090c + (i << 5), 0xf << 21);
Angel Ponse82b02c2020-03-18 13:09:39 +010036 }
37
38 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010039 dmibar_read32(0x0904 + (i << 5)); // !!! = 0x7a1842ec
40 dmibar_write32(0x0904 + (i << 5), 0x7a1842ec);
41 dmibar_read32(0x090c + (i << 5)); // !!! = 0x00000208
42 dmibar_write32(0x090c + (i << 5), 0x00000128);
Angel Ponse82b02c2020-03-18 13:09:39 +010043 }
44
45 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010046 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x46139008
47 dmibar_write32(0x0700 + (i << 5), 0x46139008);
Angel Ponse82b02c2020-03-18 13:09:39 +010048 }
49
Angel Pons66780a02021-03-26 13:33:22 +010050 dmibar_read32(0x0c04); // !!! = 0x2e680008
51 dmibar_write32(0x0c04, 0x2e680008);
Angel Ponse82b02c2020-03-18 13:09:39 +010052
53 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010054 dmibar_read32(0x0904 + (i << 5)); // !!! = 0x7a1842ec
55 dmibar_write32(0x0904 + (i << 5), 0x3a1842ec);
Angel Ponse82b02c2020-03-18 13:09:39 +010056 }
57
58 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010059 dmibar_read32(0x0910 + (i << 5)); // !!! = 0x00006300
60 dmibar_write32(0x0910 + (i << 5), 0x00004300);
Angel Ponse82b02c2020-03-18 13:09:39 +010061 }
62
63 for (i = 0; i < 4; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010064 dmibar_read32(0x0a00 + (i << 4)); // !!! = 0x03042010
65 dmibar_write32(0x0a00 + (i << 4), 0x03042018);
Angel Ponse82b02c2020-03-18 13:09:39 +010066 }
67
Angel Pons66780a02021-03-26 13:33:22 +010068 dmibar_read32(0x0c00); // !!! = 0x29700c08
69 dmibar_write32(0x0c00, 0x29700c08);
Angel Ponse82b02c2020-03-18 13:09:39 +010070
71 for (i = 0; i < 4; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010072 dmibar_read32(0x0a04 + (i << 4)); // !!! = 0x0c0708f0
73 dmibar_write32(0x0a04 + (i << 4), 0x0c0718f0);
Angel Ponse82b02c2020-03-18 13:09:39 +010074 }
75
76 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010077 dmibar_read32(0x0900 + (i << 5)); // !!! = 0x50000000
78 dmibar_write32(0x0900 + (i << 5), 0x50000000);
Angel Ponse82b02c2020-03-18 13:09:39 +010079 }
80
81 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010082 dmibar_read32(0x0908 + (i << 5)); // !!! = 0x51ffffff
83 dmibar_write32(0x0908 + (i << 5), 0x51ffffff);
Angel Ponse82b02c2020-03-18 13:09:39 +010084 }
85
86 for (i = 0; i < 4; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010087 dmibar_read32(0x0a00 + (i << 4)); // !!! = 0x03042018
88 dmibar_write32(0x0a00 + (i << 4), 0x03042018);
Angel Ponse82b02c2020-03-18 13:09:39 +010089 }
90
91 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010092 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x46139008
93 dmibar_write32(0x0700 + (i << 5), 0x46139008);
Angel Ponse82b02c2020-03-18 13:09:39 +010094 }
95
96 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +010097 dmibar_read32(0x0904 + (i << 5)); // !!! = 0x3a1842ec
98 dmibar_write32(0x0904 + (i << 5), 0x3a1846ec);
Angel Ponse82b02c2020-03-18 13:09:39 +010099 }
100
101 for (i = 0; i < 4; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100102 dmibar_read32(0x0a00 + (i << 4)); // !!! = 0x03042018
103 dmibar_write32(0x0a00 + (i << 4), 0x03042018);
Angel Ponse82b02c2020-03-18 13:09:39 +0100104 }
105
106 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100107 dmibar_read32(0x0908 + (i << 5)); // !!! = 0x51ffffff
108 dmibar_write32(0x0908 + (i << 5), 0x51ffffff);
Angel Ponse82b02c2020-03-18 13:09:39 +0100109 }
110
Angel Pons66780a02021-03-26 13:33:22 +0100111 dmibar_read32(0x0c00); // !!! = 0x29700c08
112 dmibar_write32(0x0c00, 0x29700c08);
Angel Ponse82b02c2020-03-18 13:09:39 +0100113
Angel Pons66780a02021-03-26 13:33:22 +0100114 dmibar_read32(0x0c0c); // !!! = 0x16063400
115 dmibar_write32(0x0c0c, 0x00063400);
Angel Ponse82b02c2020-03-18 13:09:39 +0100116
117 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100118 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x46139008
119 dmibar_write32(0x0700 + (i << 5), 0x46339008);
Angel Ponse82b02c2020-03-18 13:09:39 +0100120 }
121
122 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100123 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x46339008
124 dmibar_write32(0x0700 + (i << 5), 0x45339008);
Angel Ponse82b02c2020-03-18 13:09:39 +0100125 }
126
127 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100128 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x45339008
129 dmibar_write32(0x0700 + (i << 5), 0x453b9008);
Angel Ponse82b02c2020-03-18 13:09:39 +0100130 }
131
132 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100133 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x453b9008
134 dmibar_write32(0x0700 + (i << 5), 0x45bb9008);
Angel Ponse82b02c2020-03-18 13:09:39 +0100135 }
136
137 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100138 dmibar_read32(0x0700 + (i << 5)); // !!! = 0x45bb9008
139 dmibar_write32(0x0700 + (i << 5), 0x45fb9008);
Angel Ponse82b02c2020-03-18 13:09:39 +0100140 }
141
142 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100143 dmibar_read32(0x0914 + (i << 5)); // !!! = 0x9021a080
144 dmibar_write32(0x0914 + (i << 5), 0x9021a280);
Angel Ponse82b02c2020-03-18 13:09:39 +0100145 }
146
147 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100148 dmibar_read32(0x0914 + (i << 5)); // !!! = 0x9021a080
149 dmibar_write32(0x0914 + (i << 5), 0x9821a280);
Angel Ponse82b02c2020-03-18 13:09:39 +0100150 }
151
152 for (i = 0; i < 4; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100153 dmibar_read32(0x0a00 + (i << 4)); // !!! = 0x03042018
154 dmibar_write32(0x0a00 + (i << 4), 0x03242018);
Angel Ponse82b02c2020-03-18 13:09:39 +0100155 }
156
Angel Pons66780a02021-03-26 13:33:22 +0100157 dmibar_read32(0x0258); // !!! = 0x40000600
158 dmibar_write32(0x0258, 0x60000600);
Angel Ponse82b02c2020-03-18 13:09:39 +0100159
160 for (i = 0; i < 2; i++) {
Angel Pons66780a02021-03-26 13:33:22 +0100161 dmibar_read32(0x0904 + (i << 5)); // !!! = 0x3a1846ec
162 dmibar_write32(0x0904 + (i << 5), 0x2a1846ec);
163 dmibar_read32(0x0914 + (i << 5)); // !!! = 0x9821a280
164 dmibar_write32(0x0914 + (i << 5), 0x98200280);
Angel Ponse82b02c2020-03-18 13:09:39 +0100165 }
166
Angel Pons66780a02021-03-26 13:33:22 +0100167 dmibar_read32(DMIL0SLAT); // !!! = 0x00c26460
168 dmibar_write32(DMIL0SLAT, 0x00c2403c);
Angel Pons64b88622020-12-07 15:25:36 +0100169}
170
171void early_init_dmi(void)
172{
173 dmi_recipe();
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100174
175 early_pch_init_native_dmi_pre();
176
Angel Ponse82b02c2020-03-18 13:09:39 +0100177 /* Write once settings */
Angel Pons66780a02021-03-26 13:33:22 +0100178 dmibar_clrsetbits32(DMILCAP, 0x3f00f,
Angel Ponse82b02c2020-03-18 13:09:39 +0100179 (2 << 0) | // 5GT/s
180 (2 << 12) | // L0s 128 ns to less than 256 ns
Angel Pons66780a02021-03-26 13:33:22 +0100181 (2 << 15)); // L1 2 us to less than 4 us
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100182
Angel Pons66780a02021-03-26 13:33:22 +0100183 dmibar_setbits8(DMILCTL, 1 << 5); // Retrain link
184 while (dmibar_read16(DMILSTS) & TXTRN)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100185 ;
186
Angel Pons66780a02021-03-26 13:33:22 +0100187 dmibar_setbits8(DMILCTL, 1 << 5); // Retrain link
188 while (dmibar_read16(DMILSTS) & TXTRN)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100189 ;
190
Angel Pons66780a02021-03-26 13:33:22 +0100191 const u8 w = (dmibar_read16(DMILSTS) >> 4) & 0x1f;
192 const u16 t = (dmibar_read16(DMILSTS) & 0x0f) * 2500;
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100193
194 printk(BIOS_DEBUG, "DMI: Running at X%x @ %dMT/s\n", w, t);
195 /*
196 * Virtual Channel resources must match settings in RCBA!
197 *
Angel Ponse82b02c2020-03-18 13:09:39 +0100198 * Channel Vp and Vm are documented in:
199 * "Desktop 4th Generation Intel Core Processor Family, Desktop Intel Pentium
200 * Processor Family, and Desktop Intel Celeron Processor Family Vol. 2"
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100201 */
202
203 /* Channel 0: Enable, Set ID to 0, map TC0 and TC3 and TC4 to VC0. */
Angel Pons66780a02021-03-26 13:33:22 +0100204 dmibar_write32(DMIVC0RCTL, 1 << 31 | 0 << 24 | 0x0c << 1 | 1);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100205 /* Channel 1: Enable, Set ID to 1, map TC1 and TC5 to VC1. */
Angel Pons66780a02021-03-26 13:33:22 +0100206 dmibar_write32(DMIVC1RCTL, 1 << 31 | 1 << 24 | 0x11 << 1);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100207 /* Channel p: Enable, Set ID to 2, map TC2 and TC6 to VCp */
Angel Pons66780a02021-03-26 13:33:22 +0100208 dmibar_write32(DMIVCPRCTL, 1 << 31 | 2 << 24 | 0x22 << 1);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100209 /* Channel m: Enable, Set ID to 0, map TC7 to VCm */
Angel Pons66780a02021-03-26 13:33:22 +0100210 dmibar_write32(DMIVCMRCTL, 1 << 31 | 7 << 24 | 0x40 << 1);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100211
212 /* Set Extended VC Count (EVCC) to 1 as Channel 1 is active. */
Angel Pons66780a02021-03-26 13:33:22 +0100213 dmibar_setbits8(DMIPVCCAP1, 1 << 0);
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100214
215 early_pch_init_native_dmi_post();
216
217 /*
218 * BIOS Requirement: Check if DMI VC Negotiation was successful.
219 * Wait for virtual channels negotiation pending.
220 */
Angel Pons66780a02021-03-26 13:33:22 +0100221 while (dmibar_read16(DMIVC0RSTS) & VC0NP)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100222 ;
Angel Pons66780a02021-03-26 13:33:22 +0100223 while (dmibar_read16(DMIVC1RSTS) & VC1NP)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100224 ;
Angel Pons66780a02021-03-26 13:33:22 +0100225 while (dmibar_read16(DMIVCPRSTS) & VCPNP)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100226 ;
Angel Pons66780a02021-03-26 13:33:22 +0100227 while (dmibar_read16(DMIVCMRSTS) & VCMNP)
Patrick Rudolph6aca7e62019-03-26 18:22:36 +0100228 ;
229}