blob: 84b9f4a70d65447d38e02f8596714cb799221ad5 [file] [log] [blame]
Jian Tonge4d73ec2024-05-22 10:43:27 +08001/* SPDX-License-Identifier: GPL-2.0-or-later */
2
3#include <baseboard/gpio.h>
4#include <baseboard/variants.h>
5#include <gpio.h>
Kun Liuff16fc02024-06-24 15:49:18 +08006#include <soc/romstage.h>
Jian Tonge4d73ec2024-05-22 10:43:27 +08007
8static const struct mb_cfg baseboard_memcfg = {
9 .type = MEM_TYPE_LP5X,
10
11 /* Leave Rcomp unspecified to use the FSP optimized defaults */
12
13 /* DQ byte map */
14 .lpx_dq_map = {
15 .ddr0 = {
16 .dq0 = { 13, 15, 14, 12, 11, 9, 10, 8 },
17 .dq1 = { 3, 0, 2, 1, 6, 7, 5, 4 },
18 },
19 .ddr1 = {
20 .dq0 = { 2, 0, 1, 3, 6, 4, 7, 5 },
21 .dq1 = { 13, 15, 12, 14, 10, 11, 8, 9 },
22 },
23 .ddr2 = {
24 .dq0 = { 14, 13, 12, 15, 9, 10, 11, 8 },
25 .dq1 = { 4, 6, 7, 5, 1, 2, 0, 3 },
26 },
27 .ddr3 = {
28 .dq0 = { 14, 13, 15, 12, 8, 11, 9, 10 },
29 .dq1 = { 0, 2, 1, 3, 6, 5, 7, 4 },
30 },
31 .ddr4 = {
32 .dq0 = { 8, 11, 10, 9, 14, 15, 13, 12 },
33 .dq1 = { 3, 0, 2, 1, 5, 7, 4, 6 },
34 },
35 .ddr5 = {
36 .dq0 = { 2, 1, 3, 0, 6, 4, 7, 5 },
37 .dq1 = { 12, 13, 15, 14, 10, 9, 8, 11 },
38 },
39 .ddr6 = {
40 .dq0 = { 1, 0, 3, 2, 5, 7, 6, 4 },
41 .dq1 = { 15, 13, 12, 14, 8, 11, 10, 9 },
42 },
43 .ddr7 = {
44 .dq0 = { 3, 2, 1, 0, 7, 4, 5, 6 },
45 .dq1 = { 14, 15, 9, 11, 12, 8, 10, 13 },
46 },
47 },
48
49 /* DQS CPU<>DRAM map */
50 .lpx_dqs_map = {
51 .ddr0 = { .dqs0 = 1, .dqs1 = 0 },
52 .ddr1 = { .dqs0 = 0, .dqs1 = 1 },
53 .ddr2 = { .dqs0 = 1, .dqs1 = 0 },
54 .ddr3 = { .dqs0 = 1, .dqs1 = 0 },
55 .ddr4 = { .dqs0 = 1, .dqs1 = 0 },
56 .ddr5 = { .dqs0 = 0, .dqs1 = 1 },
57 .ddr6 = { .dqs0 = 0, .dqs1 = 1 },
58 .ddr7 = { .dqs0 = 0, .dqs1 = 1 },
59 },
60
61 .lp5x_config = {
62 .ccc_config = 0xff,
63 },
64
65 .LpDdrDqDqsReTraining = 1,
66
67 .ect = 1, /* Early Command Training */
Kun Liuff16fc02024-06-24 15:49:18 +080068
69 .UserBd = BOARD_TYPE_ULT_ULX,
Jian Tonge4d73ec2024-05-22 10:43:27 +080070};
71
72const struct mb_cfg *variant_memory_params(void)
73{
74 return &baseboard_memcfg;
75}
76
77int variant_memory_sku(void)
78{
79 /*
80 * Memory configuration board straps
81 * MEM_STRAP_0 GPP_S4
82 * MEM_STRAP_1 GPP_S5
83 * MEM_STRAP_2 GPP_S6
84 * MEM_STRAP_3 GPP_S7
85 */
86 gpio_t spd_gpios[] = {
87 GPP_S4,
88 GPP_S5,
89 GPP_S6,
90 GPP_S7,
91 };
92
93 return gpio_base2_value(spd_gpios, ARRAY_SIZE(spd_gpios));
94}
95
96bool variant_is_half_populated(void)
97{
98 /* MEM_CH_SEL GPP_S0 */
99 return gpio_get(GPP_S0);
100}
101
102void variant_get_spd_info(struct mem_spd *spd_info)
103{
104 spd_info->topo = MEM_TOPO_MEMORY_DOWN;
105 spd_info->cbfs_index = variant_memory_sku();
106}