blob: 790bf9ca11cc2093ed30dd991781fc0c2c634662 [file] [log] [blame]
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <assert.h>
Subrata Banike4f0df72023-05-15 17:22:39 +05304#include <bootsplash.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07005#include <cbfs.h>
6#include <console/console.h>
7#include <cpu/intel/cpu_ids.h>
Subrata Banik10929ef2022-12-09 13:31:47 +05308#include <cpu/intel/microcode.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -07009#include <device/device.h>
10#include <device/pci.h>
11#include <fsp/api.h>
Subrata Banike88bee72022-06-27 16:51:44 +053012#include <fsp/fsp_debug_event.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070013#include <fsp/ppi/mp_service_ppi.h>
14#include <fsp/util.h>
Dinesh Gehlote7c1f7d2022-12-06 10:58:48 +000015#include <option.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070016#include <intelblocks/cse.h>
Kapil Porwalcca3c902022-12-19 23:57:15 +053017#include <intelblocks/irq.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070018#include <intelblocks/lpss.h>
Subrata Banikf251a6a2022-12-11 16:39:05 +053019#include <intelblocks/mp_init.h>
20#include <intelblocks/systemagent.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070021#include <intelblocks/xdci.h>
22#include <intelpch/lockdown.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070023#include <security/vboot/vboot_common.h>
John Zhao54a03e42022-08-03 20:07:03 -070024#include <soc/cpu.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070025#include <soc/gpio_soc_defs.h>
26#include <soc/intel/common/vbt.h>
27#include <soc/pci_devs.h>
28#include <soc/pcie.h>
29#include <soc/ramstage.h>
30#include <soc/soc_chip.h>
31#include <soc/soc_info.h>
Kapil Porwalcca3c902022-12-19 23:57:15 +053032#include <stdlib.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070033#include <string.h>
Dinesh Gehlote7c1f7d2022-12-06 10:58:48 +000034#include <types.h>
Ravi Sarawadi91ffac82022-05-07 16:37:09 -070035
36/* THC assignment definition */
37#define THC_NONE 0
38#define THC_0 1
39#define THC_1 2
40
41/* SATA DEVSLP idle timeout default values */
42#define DEF_DMVAL 15
43#define DEF_DITOVAL 625
44
Kapil Porwalfbe04422023-01-04 00:54:42 +053045#define MAX_ONBOARD_PCIE_DEVICES 256
46
Kapil Porwalcca3c902022-12-19 23:57:15 +053047static const struct slot_irq_constraints irq_constraints[] = {
48 {
49 .slot = PCI_DEV_SLOT_PCIE_3,
50 .fns = {
51 FIXED_INT_PIRQ(PCI_DEVFN_PCIE12, PCI_INT_A, PIRQ_A),
52 },
53 },
54 {
55 .slot = PCI_DEV_SLOT_IGD,
56 .fns = {
57 /* INTERRUPT_PIN is RO/0x01 */
58 FIXED_INT_ANY_PIRQ(PCI_DEV_SLOT_IGD, PCI_INT_A),
59 },
60 },
61 {
62 .slot = PCI_DEV_SLOT_DPTF,
63 .fns = {
64 ANY_PIRQ(PCI_DEVFN_DPTF),
65 },
66 },
67 {
68 .slot = PCI_DEV_SLOT_IPU,
69 .fns = {
70 /* INTERRUPT_PIN is RO/0x01, and INTERRUPT_LINE is RW,
71 but S0ix fails when not set to 16 (b/193434192) */
72 FIXED_INT_PIRQ(PCI_DEVFN_IPU, PCI_INT_A, PIRQ_A),
73 },
74 },
75 {
76 .slot = PCI_DEV_SLOT_PCIE_2,
77 .fns = {
78 FIXED_INT_PIRQ(PCI_DEVFN_PCIE9, PCI_INT_A, PIRQ_A),
79 FIXED_INT_PIRQ(PCI_DEVFN_PCIE10, PCI_INT_B, PIRQ_B),
80 FIXED_INT_PIRQ(PCI_DEVFN_PCIE11, PCI_INT_C, PIRQ_C),
81 },
82 },
83 {
84 .slot = PCI_DEV_SLOT_TBT,
85 .fns = {
86 ANY_PIRQ(PCI_DEVFN_TBT0),
87 ANY_PIRQ(PCI_DEVFN_TBT1),
88 ANY_PIRQ(PCI_DEVFN_TBT2),
89 ANY_PIRQ(PCI_DEVFN_TBT3),
90 },
91 },
92 {
93 .slot = PCI_DEV_SLOT_GNA,
94 .fns = {
95 /* INTERRUPT_PIN is RO/0x01 */
96 FIXED_INT_ANY_PIRQ(PCI_DEVFN_GNA, PCI_INT_A),
97 },
98 },
99 {
100 .slot = PCI_DEV_SLOT_VPU,
101 .fns = {
102 /* INTERRUPT_PIN is RO/0x01 */
103 FIXED_INT_ANY_PIRQ(PCI_DEVFN_VPU, PCI_INT_A),
104 },
105 },
106 {
107 .slot = PCI_DEV_SLOT_TCSS,
108 .fns = {
109 ANY_PIRQ(PCI_DEVFN_TCSS_XHCI),
110 ANY_PIRQ(PCI_DEVFN_TCSS_XDCI),
111 },
112 },
113 {
114 .slot = PCI_DEV_SLOT_THC,
115 .fns = {
116 ANY_PIRQ(PCI_DEVFN_THC0),
117 ANY_PIRQ(PCI_DEVFN_THC1),
118 },
119 },
120 {
121 .slot = PCI_DEV_SLOT_ISH,
122 .fns = {
123 DIRECT_IRQ(PCI_DEVFN_ISH),
124 DIRECT_IRQ(PCI_DEVFN_GSPI2),
125 ANY_PIRQ(PCI_DEVFN_UFS),
126 },
127 },
128 {
129 .slot = PCI_DEV_SLOT_XHCI,
130 .fns = {
131 ANY_PIRQ(PCI_DEVFN_XHCI),
132 DIRECT_IRQ(PCI_DEVFN_USBOTG),
133 ANY_PIRQ(PCI_DEVFN_CNVI_WIFI),
134 },
135 },
136 {
137 .slot = PCI_DEV_SLOT_SIO0,
138 .fns = {
139 DIRECT_IRQ(PCI_DEVFN_I2C0),
140 DIRECT_IRQ(PCI_DEVFN_I2C1),
141 DIRECT_IRQ(PCI_DEVFN_I2C2),
142 DIRECT_IRQ(PCI_DEVFN_I2C3),
143 },
144 },
145 {
146 .slot = PCI_DEV_SLOT_CSE,
147 .fns = {
148 ANY_PIRQ(PCI_DEVFN_CSE),
149 ANY_PIRQ(PCI_DEVFN_CSE_2),
150 ANY_PIRQ(PCI_DEVFN_CSE_IDER),
151 ANY_PIRQ(PCI_DEVFN_CSE_KT),
152 ANY_PIRQ(PCI_DEVFN_CSE_3),
153 ANY_PIRQ(PCI_DEVFN_CSE_4),
154 },
155 },
156 {
157 .slot = PCI_DEV_SLOT_SATA,
158 .fns = {
159 ANY_PIRQ(PCI_DEVFN_SATA),
160 },
161 },
162 {
163 .slot = PCI_DEV_SLOT_SIO1,
164 .fns = {
165 DIRECT_IRQ(PCI_DEVFN_I2C4),
166 DIRECT_IRQ(PCI_DEVFN_I2C5),
167 DIRECT_IRQ(PCI_DEVFN_UART2),
168 },
169 },
170 {
171 .slot = PCI_DEV_SLOT_PCIE_1,
172 .fns = {
173 FIXED_INT_PIRQ(PCI_DEVFN_PCIE1, PCI_INT_A, PIRQ_A),
174 FIXED_INT_PIRQ(PCI_DEVFN_PCIE2, PCI_INT_B, PIRQ_B),
175 FIXED_INT_PIRQ(PCI_DEVFN_PCIE3, PCI_INT_C, PIRQ_C),
176 FIXED_INT_PIRQ(PCI_DEVFN_PCIE4, PCI_INT_D, PIRQ_D),
177 FIXED_INT_PIRQ(PCI_DEVFN_PCIE5, PCI_INT_A, PIRQ_A),
178 FIXED_INT_PIRQ(PCI_DEVFN_PCIE6, PCI_INT_B, PIRQ_B),
179 FIXED_INT_PIRQ(PCI_DEVFN_PCIE7, PCI_INT_C, PIRQ_C),
180 FIXED_INT_PIRQ(PCI_DEVFN_PCIE8, PCI_INT_D, PIRQ_D),
181 },
182 },
183 {
184 .slot = PCI_DEV_SLOT_SIO2,
185 .fns = {
186 /* UART0 shares an interrupt line with TSN0, so must use
187 a PIRQ */
188 FIXED_INT_ANY_PIRQ(PCI_DEVFN_UART0, PCI_INT_A),
189 /* UART1 shares an interrupt line with TSN1, so must use
190 a PIRQ */
191 FIXED_INT_ANY_PIRQ(PCI_DEVFN_UART1, PCI_INT_B),
192 DIRECT_IRQ(PCI_DEVFN_GSPI0),
193 DIRECT_IRQ(PCI_DEVFN_GSPI1),
194 },
195 },
196 {
197 .slot = PCI_DEV_SLOT_ESPI,
198 .fns = {
199 ANY_PIRQ(PCI_DEVFN_HDA),
200 ANY_PIRQ(PCI_DEVFN_SMBUS),
201 ANY_PIRQ(PCI_DEVFN_GBE),
202 /* INTERRUPT_PIN is RO/0x01 */
203 FIXED_INT_ANY_PIRQ(PCI_DEVFN_NPK, PCI_INT_A),
204 },
205 },
206};
207
208bool is_pch_slot(unsigned int devfn)
209{
210 if (PCI_SLOT(devfn) >= MIN_PCH_SLOT)
211 return true;
212 const struct pcie_rp_group *group;
213 for (group = get_pcie_rp_table(); group->count; ++group) {
214 if (PCI_SLOT(devfn) == group->slot)
215 return true;
216 }
217 return false;
218}
219
220static const SI_PCH_DEVICE_INTERRUPT_CONFIG *pci_irq_to_fsp(size_t *out_count)
221{
222 const struct pci_irq_entry *entry = get_cached_pci_irqs();
223 SI_PCH_DEVICE_INTERRUPT_CONFIG *config;
224 size_t pch_total = 0;
225 size_t cfg_count = 0;
226
227 if (!entry)
228 return NULL;
229
230 /* Count PCH devices */
231 while (entry) {
232 if (is_pch_slot(entry->devfn))
233 ++pch_total;
234 entry = entry->next;
235 }
236
237 /* Convert PCH device entries to FSP format */
238 config = calloc(pch_total, sizeof(*config));
239 entry = get_cached_pci_irqs();
240 while (entry) {
241 if (!is_pch_slot(entry->devfn)) {
242 entry = entry->next;
243 continue;
244 }
245
246 config[cfg_count].Device = PCI_SLOT(entry->devfn);
247 config[cfg_count].Function = PCI_FUNC(entry->devfn);
248 config[cfg_count].IntX = (SI_PCH_INT_PIN)entry->pin;
249 config[cfg_count].Irq = entry->irq;
250 ++cfg_count;
251
252 entry = entry->next;
253 }
254
255 *out_count = cfg_count;
256
257 return config;
258}
259
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700260/*
261 * ME End of Post configuration
262 * 0 - Disable EOP.
263 * 1 - Send in PEI (Applicable for FSP in API mode)
264 * 2 - Send in DXE (Not applicable for FSP in API mode)
265 */
266enum fsp_end_of_post {
267 EOP_DISABLE = 0,
268 EOP_PEI = 1,
269 EOP_DXE = 2,
270};
271
272static const pci_devfn_t i2c_dev[] = {
273 PCI_DEVFN_I2C0,
274 PCI_DEVFN_I2C1,
275 PCI_DEVFN_I2C2,
276 PCI_DEVFN_I2C3,
277 PCI_DEVFN_I2C4,
278 PCI_DEVFN_I2C5,
279};
280
281static const pci_devfn_t gspi_dev[] = {
282 PCI_DEVFN_GSPI0,
283 PCI_DEVFN_GSPI1,
Angel Ponsc7c746c2022-07-16 12:37:38 +0200284 PCI_DEVFN_GSPI2,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700285};
286
287static const pci_devfn_t uart_dev[] = {
288 PCI_DEVFN_UART0,
289 PCI_DEVFN_UART1,
290 PCI_DEVFN_UART2
291};
292
293/*
294 * Chip config parameter PcieRpL1Substates uses (UPD value + 1)
295 * because UPD value of 0 for PcieRpL1Substates means disabled for FSP.
296 * In order to ensure that mainboard setting does not disable L1 substates
297 * incorrectly, chip config parameter values are offset by 1 with 0 meaning
298 * use FSP UPD default. get_l1_substate_control() ensures that the right UPD
299 * value is set in fsp_params.
300 * 0: Use FSP UPD default
301 * 1: Disable L1 substates
302 * 2: Use L1.1
303 * 3: Use L1.2 (FSP UPD default)
304 */
305static int get_l1_substate_control(enum L1_substates_control ctl)
306{
Subrata Banikad6c4072022-12-21 11:41:33 +0530307 if (CONFIG(SOC_INTEL_COMPLIANCE_TEST_MODE))
308 ctl = L1_SS_DISABLED;
309 else if ((ctl > L1_SS_L1_2) || (ctl == L1_SS_FSP_DEFAULT))
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700310 ctl = L1_SS_L1_2;
311 return ctl - 1;
312}
313
Dinesh Gehlot36b6b052022-12-12 08:48:14 +0000314/*
315 * get_aspm_control() ensures that the right UPD value is set in fsp_params.
316 * 0: Disable ASPM
317 * 1: L0s only
318 * 2: L1 only
319 * 3: L0s and L1
320 * 4: Auto configuration
321 */
322static unsigned int get_aspm_control(enum ASPM_control ctl)
323{
324 if (ctl > ASPM_AUTO)
325 ctl = ASPM_AUTO;
326 return ctl;
327}
328
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700329__weak void mainboard_update_soc_chip_config(struct soc_intel_meteorlake_config *config)
330{
331 /* Override settings per board. */
332}
333
334static void fill_fsps_lpss_params(FSP_S_CONFIG *s_cfg,
335 const struct soc_intel_meteorlake_config *config)
336{
337 int max_port, i;
338
339 max_port = get_max_i2c_port();
340 for (i = 0; i < max_port; i++) {
341 s_cfg->SerialIoI2cMode[i] = is_devfn_enabled(i2c_dev[i]) ?
342 config->serial_io_i2c_mode[i] : 0;
343 }
344
345 max_port = get_max_gspi_port();
346 for (i = 0; i < max_port; i++) {
347 s_cfg->SerialIoSpiCsMode[i] = config->serial_io_gspi_cs_mode[i];
348 s_cfg->SerialIoSpiCsState[i] = config->serial_io_gspi_cs_state[i];
349 s_cfg->SerialIoSpiMode[i] = is_devfn_enabled(gspi_dev[i]) ?
350 config->serial_io_gspi_mode[i] : 0;
351 }
352
353 max_port = get_max_uart_port();
354 for (i = 0; i < max_port; i++) {
355 s_cfg->SerialIoUartMode[i] = is_devfn_enabled(uart_dev[i]) ?
356 config->serial_io_uart_mode[i] : 0;
357 }
358}
359
Subrata Banik10929ef2022-12-09 13:31:47 +0530360static void fill_fsps_microcode_params(FSP_S_CONFIG *s_cfg,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700361 const struct soc_intel_meteorlake_config *config)
362{
363 const struct microcode *microcode_file;
364 size_t microcode_len;
365
366 /* Locate microcode and pass to FSP-S for 2nd microcode loading */
Subrata Banik10929ef2022-12-09 13:31:47 +0530367 microcode_file = intel_microcode_find();
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700368
Subrata Banik10929ef2022-12-09 13:31:47 +0530369 if (microcode_file != NULL) {
370 microcode_len = get_microcode_size(microcode_file);
371 if (microcode_len != 0) {
372 /* Update CPU Microcode patch base address/size */
373 s_cfg->MicrocodeRegionBase = (uint32_t)(uintptr_t)microcode_file;
374 s_cfg->MicrocodeRegionSize = (uint32_t)microcode_len;
375 }
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700376 }
Subrata Banik10929ef2022-12-09 13:31:47 +0530377}
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700378
Subrata Banik10929ef2022-12-09 13:31:47 +0530379static void fill_fsps_cpu_params(FSP_S_CONFIG *s_cfg,
380 const struct soc_intel_meteorlake_config *config)
381{
Subrata Banik848c37d2022-12-09 13:38:26 +0530382 /*
383 * FIXME: FSP assumes ownership of the APs (Application Processors)
384 * upon passing `NULL` pointer to the CpuMpPpi FSP-S UPD.
385 * Hence, pass a valid pointer to the CpuMpPpi UPD unconditionally.
386 * This would avoid APs from getting hijacked by FSP while coreboot
387 * decides to set SkipMpInit UPD.
388 */
389 s_cfg->CpuMpPpi = (uintptr_t) mp_fill_ppi_services_data();
390
391 /*
392 * Fill `2nd microcode loading FSP UPD` if FSP is running CPU feature
393 * programming.
394 */
Subrata Banika2473192023-02-22 13:03:04 +0000395 if (CONFIG(USE_FSP_FEATURE_PROGRAM_ON_APS))
Subrata Banik10929ef2022-12-09 13:31:47 +0530396 fill_fsps_microcode_params(s_cfg, config);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700397}
398
399
400static void fill_fsps_igd_params(FSP_S_CONFIG *s_cfg,
401 const struct soc_intel_meteorlake_config *config)
402{
403 /* Load VBT before devicetree-specific config. */
404 s_cfg->GraphicsConfigPtr = (uintptr_t)vbt_get();
405
406 /* Check if IGD is present and fill Graphics init param accordingly */
407 s_cfg->PeiGraphicsPeimInit = CONFIG(RUN_FSP_GOP) && is_devfn_enabled(PCI_DEVFN_IGD);
408 s_cfg->LidStatus = CONFIG(RUN_FSP_GOP);
Subrata Banik4cc8a6c2022-09-07 09:48:28 -0700409 s_cfg->PavpEnable = CONFIG(PAVP);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700410}
411
412static void fill_fsps_tcss_params(FSP_S_CONFIG *s_cfg,
413 const struct soc_intel_meteorlake_config *config)
414{
415 const struct device *tcss_port_arr[] = {
416 DEV_PTR(tcss_usb3_port1),
417 DEV_PTR(tcss_usb3_port2),
418 DEV_PTR(tcss_usb3_port3),
419 DEV_PTR(tcss_usb3_port4),
420 };
421
422 s_cfg->TcssAuxOri = config->tcss_aux_ori;
423
424 /* Explicitly clear this field to avoid using defaults */
425 memset(s_cfg->IomTypeCPortPadCfg, 0, sizeof(s_cfg->IomTypeCPortPadCfg));
426
427 /* D3Hot and D3Cold for TCSS */
428 s_cfg->D3HotEnable = !config->tcss_d3_hot_disable;
Sean Rhodes2dcb2e22023-04-17 20:37:46 +0100429 s_cfg->D3ColdEnable = CONFIG(D3COLD_SUPPORT);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700430 s_cfg->UsbTcPortEn = 0;
431
432 for (int i = 0; i < MAX_TYPE_C_PORTS; i++) {
433 if (is_dev_enabled(tcss_port_arr[i]))
434 s_cfg->UsbTcPortEn |= BIT(i);
435 }
436}
437
438static void fill_fsps_chipset_lockdown_params(FSP_S_CONFIG *s_cfg,
439 const struct soc_intel_meteorlake_config *config)
440{
441 /* Chipset Lockdown */
442 const bool lockdown_by_fsp = get_lockdown_config() == CHIPSET_LOCKDOWN_FSP;
443 s_cfg->PchLockDownGlobalSmi = lockdown_by_fsp;
444 s_cfg->PchLockDownBiosInterface = lockdown_by_fsp;
445 s_cfg->PchUnlockGpioPads = !lockdown_by_fsp;
446 s_cfg->RtcMemoryLock = lockdown_by_fsp;
447 s_cfg->SkipPamLock = !lockdown_by_fsp;
448
449 /* coreboot will send EOP before loading payload */
450 s_cfg->EndOfPostMessage = EOP_DISABLE;
451}
452
453static void fill_fsps_xhci_params(FSP_S_CONFIG *s_cfg,
454 const struct soc_intel_meteorlake_config *config)
455{
456 int i, max_port;
457
458 max_port = get_max_usb20_port();
459 for (i = 0; i < max_port; i++) {
460 s_cfg->PortUsb20Enable[i] = config->usb2_ports[i].enable;
461 s_cfg->Usb2PhyPetxiset[i] = config->usb2_ports[i].pre_emp_bias;
462 s_cfg->Usb2PhyTxiset[i] = config->usb2_ports[i].tx_bias;
463 s_cfg->Usb2PhyPredeemp[i] = config->usb2_ports[i].tx_emp_enable;
464 s_cfg->Usb2PhyPehalfbit[i] = config->usb2_ports[i].pre_emp_bit;
465
466 if (config->usb2_ports[i].enable)
467 s_cfg->Usb2OverCurrentPin[i] = config->usb2_ports[i].ocpin;
468 else
469 s_cfg->Usb2OverCurrentPin[i] = OC_SKIP;
470 }
471
472 max_port = get_max_usb30_port();
473 for (i = 0; i < max_port; i++) {
474 s_cfg->PortUsb30Enable[i] = config->usb3_ports[i].enable;
475 if (config->usb3_ports[i].enable)
476 s_cfg->Usb3OverCurrentPin[i] = config->usb3_ports[i].ocpin;
477 else
478 s_cfg->Usb3OverCurrentPin[i] = OC_SKIP;
479
480 if (config->usb3_ports[i].tx_de_emp) {
481 s_cfg->Usb3HsioTxDeEmphEnable[i] = 1;
482 s_cfg->Usb3HsioTxDeEmph[i] = config->usb3_ports[i].tx_de_emp;
483 }
484 if (config->usb3_ports[i].tx_downscale_amp) {
485 s_cfg->Usb3HsioTxDownscaleAmpEnable[i] = 1;
486 s_cfg->Usb3HsioTxDownscaleAmp[i] =
487 config->usb3_ports[i].tx_downscale_amp;
488 }
489 }
490
491 max_port = get_max_tcss_port();
492 for (i = 0; i < max_port; i++) {
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700493 if (config->tcss_ports[i].enable)
494 s_cfg->CpuUsb3OverCurrentPin[i] = config->tcss_ports[i].ocpin;
495 }
496}
497
498static void fill_fsps_xdci_params(FSP_S_CONFIG *s_cfg,
499 const struct soc_intel_meteorlake_config *config)
500{
501 s_cfg->XdciEnable = xdci_can_enable(PCI_DEVFN_USBOTG);
502}
503
Subrata Banike88bee72022-06-27 16:51:44 +0530504static void fill_fsps_uart_params(FSP_S_CONFIG *s_cfg,
505 const struct soc_intel_meteorlake_config *config)
506{
Subrata Banike88bee72022-06-27 16:51:44 +0530507 ASSERT(ARRAY_SIZE(s_cfg->SerialIoUartAutoFlow) > CONFIG_UART_FOR_CONSOLE);
508 s_cfg->SerialIoUartAutoFlow[CONFIG_UART_FOR_CONSOLE] = 0;
509}
510
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700511static void fill_fsps_sata_params(FSP_S_CONFIG *s_cfg,
512 const struct soc_intel_meteorlake_config *config)
513{
514 /* SATA */
515 s_cfg->SataEnable = is_devfn_enabled(PCI_DEVFN_SATA);
516 if (s_cfg->SataEnable) {
517 s_cfg->SataMode = config->sata_mode;
518 s_cfg->SataSalpSupport = config->sata_salp_support;
519 memcpy(s_cfg->SataPortsEnable, config->sata_ports_enable,
520 sizeof(s_cfg->SataPortsEnable));
521 memcpy(s_cfg->SataPortsDevSlp, config->sata_ports_dev_slp,
522 sizeof(s_cfg->SataPortsDevSlp));
523 }
524
525 /*
526 * Power Optimizer for SATA.
527 * SataPwrOptimizeDisable is default to 0.
528 * Boards not needing the optimizers explicitly disables them by setting
529 * these disable variables to 1 in devicetree overrides.
530 */
531 s_cfg->SataPwrOptEnable = !(config->sata_pwr_optimize_disable);
532 /*
533 * Enable DEVSLP Idle Timeout settings DmVal and DitoVal.
534 * SataPortsDmVal is the DITO multiplier. Default is 15.
535 * SataPortsDitoVal is the DEVSLP Idle Timeout (DITO), Default is 625ms.
536 * The default values can be changed from devicetree.
537 */
538 for (size_t i = 0; i < ARRAY_SIZE(config->sata_ports_enable_dito_config); i++) {
539 if (config->sata_ports_enable_dito_config[i]) {
540 s_cfg->SataPortsDmVal[i] = config->sata_ports_dm_val[i];
541 s_cfg->SataPortsDitoVal[i] = config->sata_ports_dito_val[i];
542 }
543 }
544}
545
546static void fill_fsps_thermal_params(FSP_S_CONFIG *s_cfg,
547 const struct soc_intel_meteorlake_config *config)
548{
549 /* Enable TCPU for processor thermal control */
550 s_cfg->Device4Enable = is_devfn_enabled(PCI_DEVFN_DPTF);
551
552 /* Set TccActivationOffset */
553 s_cfg->TccActivationOffset = config->tcc_offset;
554}
555
556static void fill_fsps_lan_params(FSP_S_CONFIG *s_cfg,
557 const struct soc_intel_meteorlake_config *config)
558{
559 /* LAN */
560 s_cfg->PchLanEnable = is_devfn_enabled(PCI_DEVFN_GBE);
561}
562
563static void fill_fsps_cnvi_params(FSP_S_CONFIG *s_cfg,
564 const struct soc_intel_meteorlake_config *config)
565{
566 /* CNVi */
567 s_cfg->CnviMode = is_devfn_enabled(PCI_DEVFN_CNVI_WIFI);
Kapil Porwal78cc76d2023-04-12 10:30:48 +0530568 s_cfg->CnviWifiCore = config->cnvi_wifi_core;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700569 s_cfg->CnviBtCore = config->cnvi_bt_core;
570 s_cfg->CnviBtAudioOffload = config->cnvi_bt_audio_offload;
Kapil Porwal4e498e12023-04-12 16:16:36 +0530571 if (!s_cfg->CnviMode && s_cfg->CnviWifiCore) {
572 printk(BIOS_ERR, "CNVi WiFi is enabled without CNVi being enabled\n");
573 s_cfg->CnviWifiCore = 0;
574 }
575 if (!s_cfg->CnviBtCore && s_cfg->CnviBtAudioOffload) {
576 printk(BIOS_ERR, "BT offload is enabled without CNVi BT being enabled\n");
577 s_cfg->CnviBtAudioOffload = 0;
578 }
579 if (!s_cfg->CnviMode && s_cfg->CnviBtCore) {
580 printk(BIOS_ERR, "CNVi BT is enabled without CNVi being enabled\n");
581 s_cfg->CnviBtCore = 0;
582 s_cfg->CnviBtAudioOffload = 0;
583 }
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700584}
585
586static void fill_fsps_vmd_params(FSP_S_CONFIG *s_cfg,
587 const struct soc_intel_meteorlake_config *config)
588{
589 /* VMD */
590 s_cfg->VmdEnable = is_devfn_enabled(PCI_DEVFN_VMD);
591}
592
593static void fill_fsps_tbt_params(FSP_S_CONFIG *s_cfg,
594 const struct soc_intel_meteorlake_config *config)
595{
Sridhar Siricillacb4d4642022-09-26 12:12:20 +0530596 for (int i = 0; i < ARRAY_SIZE(s_cfg->ITbtPcieRootPortEn); i++)
597 s_cfg->ITbtPcieRootPortEn[i] = is_devfn_enabled(PCI_DEVFN_TBT(i));
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700598}
599
600static void fill_fsps_8254_params(FSP_S_CONFIG *s_cfg,
601 const struct soc_intel_meteorlake_config *config)
602{
603 /* Legacy 8254 timer support */
Dinesh Gehlote7c1f7d2022-12-06 10:58:48 +0000604 bool use_8254 = get_uint_option("legacy_8254_timer", CONFIG(USE_LEGACY_8254_TIMER));
605 s_cfg->Enable8254ClockGating = !use_8254;
606 s_cfg->Enable8254ClockGatingOnS3 = !use_8254;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700607}
608
Kapil Porwal89ea3122022-11-15 19:06:49 +0530609static void fill_fsps_pm_timer_params(FSP_S_CONFIG *s_cfg,
610 const struct soc_intel_meteorlake_config *config)
611{
612 /*
613 * Legacy PM ACPI Timer (and TCO Timer)
614 * This *must* be 1 in any case to keep FSP from
615 * 1) enabling PM ACPI Timer emulation in uCode.
616 * 2) disabling the PM ACPI Timer.
617 * We handle both by ourself!
618 */
619 s_cfg->EnableTcoTimer = 1;
620}
621
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700622static void fill_fsps_pcie_params(FSP_S_CONFIG *s_cfg,
623 const struct soc_intel_meteorlake_config *config)
624{
625 int max_port = get_max_pcie_port();
626 uint32_t enable_mask = pcie_rp_enable_mask(get_pcie_rp_table());
627 for (int i = 0; i < max_port; i++) {
628 if (!(enable_mask & BIT(i)))
629 continue;
630 const struct pcie_rp_config *rp_cfg = &config->pcie_rp[i];
631 s_cfg->PcieRpL1Substates[i] =
632 get_l1_substate_control(rp_cfg->PcieRpL1Substates);
633 s_cfg->PcieRpLtrEnable[i] = !!(rp_cfg->flags & PCIE_RP_LTR);
634 s_cfg->PcieRpAdvancedErrorReporting[i] = !!(rp_cfg->flags & PCIE_RP_AER);
Subrata Banikc0f4b122022-12-06 14:03:07 +0530635 s_cfg->PcieRpHotPlug[i] = !!(rp_cfg->flags & PCIE_RP_HOTPLUG)
636 || CONFIG(SOC_INTEL_COMPLIANCE_TEST_MODE);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700637 s_cfg->PcieRpClkReqDetect[i] = !!(rp_cfg->flags & PCIE_RP_CLK_REQ_DETECT);
Dinesh Gehlot36b6b052022-12-12 08:48:14 +0000638 if (rp_cfg->pcie_rp_aspm)
639 s_cfg->PcieRpAspm[i] = get_aspm_control(rp_cfg->pcie_rp_aspm);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700640 }
Subrata Banikc0f4b122022-12-06 14:03:07 +0530641 s_cfg->PcieComplianceTestMode = CONFIG(SOC_INTEL_COMPLIANCE_TEST_MODE);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700642}
643
644static void fill_fsps_misc_power_params(FSP_S_CONFIG *s_cfg,
645 const struct soc_intel_meteorlake_config *config)
646{
Kapil Porwal66e44e32022-11-16 10:19:17 +0530647 /* Skip setting D0I3 bit for all HECI devices */
648 s_cfg->DisableD0I3SettingForHeci = 1;
649
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700650 s_cfg->Hwp = 1;
651 s_cfg->Cx = 1;
652 s_cfg->PsOnEnable = 1;
Kapil Porwalae5ba372023-01-04 21:49:36 +0530653 s_cfg->PkgCStateLimit = LIMIT_AUTO;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700654 /* Enable the energy efficient turbo mode */
655 s_cfg->EnergyEfficientTurbo = 1;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700656 s_cfg->PmcLpmS0ixSubStateEnableMask = get_supported_lpm_mask();
Kapil Porwalae5bc432023-01-04 22:03:02 +0530657 s_cfg->PkgCStateDemotion = !config->disable_package_c_state_demotion;
Subrata Banik794137e2023-02-01 17:19:50 +0530658 s_cfg->PmcV1p05PhyExtFetControlEn = 1;
Yong Zhi309d5a52023-02-14 17:25:17 -0600659
660 /* Enable PCH to CPU energy report feature. */
661 s_cfg->PchPmDisableEnergyReport = !config->pch_pm_energy_report_enable;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700662}
663
664
665static void fill_fsps_ufs_params(FSP_S_CONFIG *s_cfg,
666 const struct soc_intel_meteorlake_config *config)
667{
668 s_cfg->UfsEnable[0] = is_devfn_enabled(PCI_DEVFN_UFS);
669}
670
671static void fill_fsps_ai_params(FSP_S_CONFIG *s_cfg,
672 const struct soc_intel_meteorlake_config *config)
673{
674 s_cfg->GnaEnable = is_devfn_enabled(PCI_DEVFN_GNA);
Srinidhi N Kaushik9f6e25d2022-08-08 20:38:19 -0700675 s_cfg->VpuEnable = is_devfn_enabled(PCI_DEVFN_VPU);
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700676}
677
Kapil Porwalcca3c902022-12-19 23:57:15 +0530678static void fill_fsps_irq_params(FSP_S_CONFIG *s_cfg,
679 const struct soc_intel_meteorlake_config *config)
680{
681 if (!assign_pci_irqs(irq_constraints, ARRAY_SIZE(irq_constraints)))
682 die("ERROR: Unable to assign PCI IRQs, and no _PRT table available\n");
683
684 size_t pch_count = 0;
685 const SI_PCH_DEVICE_INTERRUPT_CONFIG *upd_irqs = pci_irq_to_fsp(&pch_count);
686
687 s_cfg->DevIntConfigPtr = (UINT32)((uintptr_t)upd_irqs);
688 s_cfg->NumOfDevIntConfig = pch_count;
689 printk(BIOS_INFO, "IRQ: Using dynamically assigned PCI IO-APIC IRQs\n");
690}
691
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700692static void arch_silicon_init_params(FSPS_ARCH_UPD *s_arch_cfg)
693{
zhaojohn9f5fea92022-09-20 08:12:47 -0700694 /*
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700695 * EnableMultiPhaseSiliconInit for running MultiPhaseSiInit
696 */
zhaojohn9f5fea92022-09-20 08:12:47 -0700697 s_arch_cfg->EnableMultiPhaseSiliconInit = 1;
Srinidhi N Kaushik9a690022022-07-25 22:12:34 -0700698
699 /* Assign FspEventHandler arch Upd to use coreboot debug event handler */
700 if (CONFIG(FSP_USES_CB_DEBUG_EVENT_HANDLER) && CONFIG(CONSOLE_SERIAL) &&
701 CONFIG(FSP_ENABLE_SERIAL_DEBUG))
702 s_arch_cfg->FspEventHandler = (FSP_EVENT_HANDLER)
703 fsp_debug_event_handler;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700704}
705
Kapil Porwalfbe04422023-01-04 00:54:42 +0530706static void evaluate_ssid(const struct device *dev, uint16_t *svid, uint16_t *ssid)
707{
708 if (!(dev && svid && ssid))
709 return;
710
711 *svid = CONFIG_SUBSYSTEM_VENDOR_ID ? : (dev->subsystem_vendor ? : 0x8086);
712 *ssid = CONFIG_SUBSYSTEM_DEVICE_ID ? : (dev->subsystem_device ? : 0xfffe);
713}
714
715/*
716 * Programming SSID before FSP-S is important because SSID registers of a few PCIE
717 * devices (e.g. IPU, Crashlog, XHCI, TCSS_XHCI etc.) are locked after FSP-S hence
718 * provide a custom SSID (same as DID by default) value via UPD.
719 */
720static void fill_fsps_pci_ssid_params(FSP_S_CONFIG *s_cfg,
721 const struct soc_intel_meteorlake_config *config)
722{
723 struct svid_ssid_init_entry {
724 union {
725 struct {
726 uint64_t reg:12;
727 uint64_t function:3;
728 uint64_t device:5;
729 uint64_t bus:8;
730 uint64_t ignore1:4;
731 uint64_t segment:16;
732 uint64_t ignore2:16;
733 };
734 uint64_t data;
735 };
736 struct {
737 uint16_t svid;
738 uint16_t ssid;
739 };
740 uint32_t ignore3;
741 };
742
743 static struct svid_ssid_init_entry ssid_table[MAX_ONBOARD_PCIE_DEVICES];
744 const struct device *dev;
745 int i = 0;
746
747 for (dev = all_devices; dev; dev = dev->next) {
748 if (!(is_dev_enabled(dev) && dev->path.type == DEVICE_PATH_PCI &&
749 dev->bus->secondary == 0))
750 continue;
751
752 if (dev->path.pci.devfn == PCI_DEVFN_ROOT) {
753 evaluate_ssid(dev, &s_cfg->SiCustomizedSvid, &s_cfg->SiCustomizedSsid);
754 } else {
755 ssid_table[i].reg = PCI_SUBSYSTEM_VENDOR_ID;
756 ssid_table[i].device = PCI_SLOT(dev->path.pci.devfn);
757 ssid_table[i].function = PCI_FUNC(dev->path.pci.devfn);
758 evaluate_ssid(dev, &ssid_table[i].svid, &ssid_table[i].ssid);
759 i++;
760 }
761 }
762
763 s_cfg->SiSsidTablePtr = (uintptr_t)ssid_table;
764 s_cfg->SiNumberOfSsidTableEntry = i;
765
766 /* Ensure FSP will program the registers */
767 s_cfg->SiSkipSsidProgramming = 0;
768}
769
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700770static void soc_silicon_init_params(FSP_S_CONFIG *s_cfg,
771 struct soc_intel_meteorlake_config *config)
772{
773 /* Override settings per board if required. */
774 mainboard_update_soc_chip_config(config);
775
Arthur Heymans4081d6c2022-07-29 10:45:52 +0200776 void (*fill_fsps_params[])(FSP_S_CONFIG *s_cfg,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700777 const struct soc_intel_meteorlake_config *config) = {
778 fill_fsps_lpss_params,
779 fill_fsps_cpu_params,
780 fill_fsps_igd_params,
781 fill_fsps_tcss_params,
782 fill_fsps_chipset_lockdown_params,
783 fill_fsps_xhci_params,
784 fill_fsps_xdci_params,
Subrata Banike88bee72022-06-27 16:51:44 +0530785 fill_fsps_uart_params,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700786 fill_fsps_sata_params,
787 fill_fsps_thermal_params,
788 fill_fsps_lan_params,
789 fill_fsps_cnvi_params,
790 fill_fsps_vmd_params,
791 fill_fsps_tbt_params,
792 fill_fsps_8254_params,
Kapil Porwal89ea3122022-11-15 19:06:49 +0530793 fill_fsps_pm_timer_params,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700794 fill_fsps_pcie_params,
795 fill_fsps_misc_power_params,
796 fill_fsps_ufs_params,
797 fill_fsps_ai_params,
Kapil Porwalcca3c902022-12-19 23:57:15 +0530798 fill_fsps_irq_params,
Kapil Porwalfbe04422023-01-04 00:54:42 +0530799 fill_fsps_pci_ssid_params,
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700800 };
801
802 for (size_t i = 0; i < ARRAY_SIZE(fill_fsps_params); i++)
803 fill_fsps_params[i](s_cfg, config);
804}
805
806/* UPD parameters to be initialized before SiliconInit */
807void platform_fsp_silicon_init_params_cb(FSPS_UPD *supd)
808{
809 struct soc_intel_meteorlake_config *config;
810 FSP_S_CONFIG *s_cfg = &supd->FspsConfig;
811 FSPS_ARCH_UPD *s_arch_cfg = &supd->FspsArchUpd;
812
813 config = config_of_soc();
814 arch_silicon_init_params(s_arch_cfg);
815 soc_silicon_init_params(s_cfg, config);
816 mainboard_silicon_init_params(s_cfg);
817}
818
819/*
820 * Callbacks for SoC/Mainboard specific overrides for FspMultiPhaseSiInit
821 * This platform supports below MultiPhaseSIInit Phase(s):
822 * Phase | FSP return point | Purpose
823 * ------- + ------------------------------------------------ + -------------------------------
824 * 1 | After TCSS initialization completed | for TCSS specific init
Subrata Banikf251a6a2022-12-11 16:39:05 +0530825 * 2 | Before BIOS Reset CPL is set by FSP-S | for CPU specific init
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700826 */
827void platform_fsp_multi_phase_init_cb(uint32_t phase_index)
828{
829 switch (phase_index) {
830 case 1:
831 /* TCSS specific initialization here */
832 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
833 __FILE__, __func__);
834
835 if (CONFIG(SOC_INTEL_COMMON_BLOCK_TCSS)) {
836 const config_t *config = config_of_soc();
837 tcss_configure(config->typec_aux_bias_pads);
838 }
839 break;
Subrata Banikf251a6a2022-12-11 16:39:05 +0530840 case 2:
841 /* CPU specific initialization here */
842 printk(BIOS_DEBUG, "FSP MultiPhaseSiInit %s/%s called\n",
843 __FILE__, __func__);
844 before_post_cpus_init();
845 /* Enable BIOS Reset CPL */
846 enable_bios_reset_cpl();
847 break;
Ravi Sarawadi91ffac82022-05-07 16:37:09 -0700848 default:
849 break;
850 }
851}
852
853/* Mainboard GPIO Configuration */
854__weak void mainboard_silicon_init_params(FSP_S_CONFIG *s_cfg)
855{
856 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
857}
Subrata Banike4f0df72023-05-15 17:22:39 +0530858
859/* Handle FSP logo params */
860void soc_load_logo(FSPS_UPD *supd)
861{
862 bmp_load_logo(&supd->FspsConfig.LogoPtr, &supd->FspsConfig.LogoSize);
863}