Angel Pons | 4b42983 | 2020-04-02 23:48:50 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 2 | |
| 3 | #include <arch/io.h> |
Kyösti Mälkki | 13f6650 | 2019-03-03 08:01:05 +0200 | [diff] [blame] | 4 | #include <device/mmio.h> |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 5 | #include <console/console.h> |
| 6 | #include <delay.h> |
| 7 | #include <device/device.h> |
| 8 | #include <device/pci.h> |
| 9 | #include <device/pci_ids.h> |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 10 | #include <device/pci_ops.h> |
Vladimir Serbinenko | 1315730 | 2014-02-19 22:18:08 +0100 | [diff] [blame] | 11 | #include <drivers/intel/gma/edid.h> |
| 12 | #include <drivers/intel/gma/i915.h> |
Patrick Rudolph | 5c82026 | 2017-05-17 19:39:12 +0200 | [diff] [blame] | 13 | #include <drivers/intel/gma/intel_bios.h> |
Nico Huber | 1822816 | 2017-06-08 16:31:57 +0200 | [diff] [blame] | 14 | #include <drivers/intel/gma/libgfxinit.h> |
Vladimir Serbinenko | 1315730 | 2014-02-19 22:18:08 +0100 | [diff] [blame] | 15 | #include <pc80/vga.h> |
Matt DeVillier | ebe08e0 | 2017-07-14 13:28:42 -0500 | [diff] [blame] | 16 | #include <drivers/intel/gma/opregion.h> |
Elyes HAOUAS | 51401c3 | 2019-05-15 21:09:30 +0200 | [diff] [blame] | 17 | #include <types.h> |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 18 | |
| 19 | #include "chip.h" |
Angel Pons | 95de231 | 2020-02-17 13:08:53 +0100 | [diff] [blame] | 20 | #include "ironlake.h" |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 21 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 22 | /* some vga option roms are used for several chipsets but they only have one |
| 23 | * PCI ID in their header. If we encounter such an option rom, we need to do |
Martin Roth | 128c104 | 2016-11-18 09:29:03 -0700 | [diff] [blame] | 24 | * the mapping ourselves |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 25 | */ |
| 26 | |
| 27 | u32 map_oprom_vendev(u32 vendev) |
| 28 | { |
| 29 | u32 new_vendev = vendev; |
| 30 | |
Martin Roth | 128c104 | 2016-11-18 09:29:03 -0700 | [diff] [blame] | 31 | /* none currently. */ |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 32 | |
| 33 | return new_vendev; |
| 34 | } |
| 35 | |
| 36 | static struct resource *gtt_res = NULL; |
| 37 | |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 38 | u32 gtt_read(u32 reg) |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 39 | { |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 40 | return read32(res2mmio(gtt_res, reg, 0)); |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 41 | } |
| 42 | |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 43 | void gtt_write(u32 reg, u32 data) |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 44 | { |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 45 | write32(res2mmio(gtt_res, reg, 0), data); |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 46 | } |
| 47 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 48 | #define GTT_RETRY 1000 |
Ronald G. Minnich | 9518b56 | 2013-09-19 16:45:22 -0700 | [diff] [blame] | 49 | int gtt_poll(u32 reg, u32 mask, u32 value) |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 50 | { |
Martin Roth | 468d02c | 2019-10-23 21:44:42 -0600 | [diff] [blame] | 51 | unsigned int try = GTT_RETRY; |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 52 | u32 data; |
| 53 | |
| 54 | while (try--) { |
| 55 | data = gtt_read(reg); |
| 56 | if ((data & mask) == value) |
| 57 | return 1; |
| 58 | udelay(10); |
| 59 | } |
| 60 | |
| 61 | printk(BIOS_ERR, "GT init timeout\n"); |
| 62 | return 0; |
| 63 | } |
| 64 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 65 | static void gma_pm_init_post_vbios(struct device *dev) |
| 66 | { |
Angel Pons | 95de231 | 2020-02-17 13:08:53 +0100 | [diff] [blame] | 67 | struct northbridge_intel_ironlake_config *conf = dev->chip_info; |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 68 | u32 reg32; |
| 69 | |
| 70 | printk(BIOS_DEBUG, "GT Power Management Init (post VBIOS)\n"); |
| 71 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 72 | /* Setup Digital Port Hotplug */ |
| 73 | reg32 = gtt_read(0xc4030); |
| 74 | if (!reg32) { |
| 75 | reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2; |
| 76 | reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10; |
| 77 | reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18; |
| 78 | gtt_write(0xc4030, reg32); |
| 79 | } |
| 80 | |
| 81 | /* Setup Panel Power On Delays */ |
| 82 | reg32 = gtt_read(0xc7208); |
| 83 | if (!reg32) { |
| 84 | reg32 = (conf->gpu_panel_port_select & 0x3) << 30; |
| 85 | reg32 |= (conf->gpu_panel_power_up_delay & 0x1fff) << 16; |
| 86 | reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff); |
| 87 | gtt_write(0xc7208, reg32); |
| 88 | } |
| 89 | |
| 90 | /* Setup Panel Power Off Delays */ |
| 91 | reg32 = gtt_read(0xc720c); |
| 92 | if (!reg32) { |
| 93 | reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16; |
| 94 | reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff); |
| 95 | gtt_write(0xc720c, reg32); |
| 96 | } |
| 97 | |
| 98 | /* Setup Panel Power Cycle Delay */ |
| 99 | if (conf->gpu_panel_power_cycle_delay) { |
| 100 | reg32 = gtt_read(0xc7210); |
| 101 | reg32 &= ~0xff; |
| 102 | reg32 |= conf->gpu_panel_power_cycle_delay & 0xff; |
| 103 | gtt_write(0xc7210, reg32); |
| 104 | } |
| 105 | |
| 106 | /* Enable Backlight if needed */ |
| 107 | if (conf->gpu_cpu_backlight) { |
| 108 | gtt_write(0x48250, (1 << 31)); |
| 109 | gtt_write(0x48254, conf->gpu_cpu_backlight); |
| 110 | } |
| 111 | if (conf->gpu_pch_backlight) { |
| 112 | gtt_write(0xc8250, (1 << 31)); |
| 113 | gtt_write(0xc8254, conf->gpu_pch_backlight); |
| 114 | } |
| 115 | } |
| 116 | |
Patrick Rudolph | 64a702f | 2017-06-20 18:28:56 +0200 | [diff] [blame] | 117 | /* Enable SCI to ACPI _GPE._L06 */ |
| 118 | static void gma_enable_swsci(void) |
| 119 | { |
| 120 | u16 reg16; |
| 121 | |
| 122 | /* clear DMISCI status */ |
| 123 | reg16 = inw(DEFAULT_PMBASE + TCO1_STS); |
| 124 | reg16 &= DMISCI_STS; |
| 125 | outw(DEFAULT_PMBASE + TCO1_STS, reg16); |
| 126 | |
| 127 | /* clear acpi tco status */ |
| 128 | outl(DEFAULT_PMBASE + GPE0_STS, TCOSCI_STS); |
| 129 | |
| 130 | /* enable acpi tco scis */ |
| 131 | reg16 = inw(DEFAULT_PMBASE + GPE0_EN); |
| 132 | reg16 |= TCOSCI_EN; |
| 133 | outw(DEFAULT_PMBASE + GPE0_EN, reg16); |
| 134 | } |
| 135 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 136 | static void gma_func0_init(struct device *dev) |
| 137 | { |
Nico Huber | f2a0be2 | 2020-04-26 17:01:25 +0200 | [diff] [blame] | 138 | intel_gma_init_igd_opregion(); |
| 139 | |
Nico Huber | dd59762 | 2020-04-26 19:46:35 +0200 | [diff] [blame] | 140 | if (!CONFIG(NO_GFX_INIT)) |
| 141 | pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER); |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 142 | |
Arthur Heymans | f266dc6 | 2019-10-01 22:02:31 +0200 | [diff] [blame] | 143 | gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0); |
| 144 | if (!gtt_res || !gtt_res->base) |
| 145 | return; |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 146 | |
Arthur Heymans | 38750f8 | 2019-10-03 09:34:57 +0200 | [diff] [blame] | 147 | if (!acpi_is_wakeup_s3() && |
| 148 | CONFIG(MAINBOARD_USE_LIBGFXINIT)) { |
Angel Pons | 95de231 | 2020-02-17 13:08:53 +0100 | [diff] [blame] | 149 | struct northbridge_intel_ironlake_config *conf = dev->chip_info; |
Arthur Heymans | 4c2f26c | 2018-07-17 16:59:38 +0200 | [diff] [blame] | 150 | int lightup_ok; |
| 151 | printk(BIOS_SPEW, "Initializing VGA without OPROM."); |
Vladimir Serbinenko | 1315730 | 2014-02-19 22:18:08 +0100 | [diff] [blame] | 152 | |
Arthur Heymans | 4c2f26c | 2018-07-17 16:59:38 +0200 | [diff] [blame] | 153 | gma_gfxinit(&lightup_ok); |
Nico Huber | d4ebeaf | 2017-05-22 13:49:22 +0200 | [diff] [blame] | 154 | /* Linux relies on VBT for panel info. */ |
| 155 | generate_fake_intel_oprom(&conf->gfx, dev, |
| 156 | "$VBT IRONLAKE-MOBILE"); |
| 157 | } else { |
| 158 | /* PCI Init, will run VBIOS */ |
| 159 | pci_dev_init(dev); |
Vladimir Serbinenko | 1315730 | 2014-02-19 22:18:08 +0100 | [diff] [blame] | 160 | } |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 161 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 162 | /* Post VBIOS init */ |
| 163 | gma_pm_init_post_vbios(dev); |
Patrick Rudolph | 64a702f | 2017-06-20 18:28:56 +0200 | [diff] [blame] | 164 | |
| 165 | gma_enable_swsci(); |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 166 | } |
| 167 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 168 | static void gma_read_resources(struct device *dev) |
| 169 | { |
| 170 | pci_dev_read_resources(dev); |
| 171 | |
| 172 | struct resource *res; |
| 173 | |
| 174 | /* Set the graphics memory to write combining. */ |
| 175 | res = find_resource(dev, PCI_BASE_ADDRESS_2); |
| 176 | if (res == NULL) { |
| 177 | printk(BIOS_DEBUG, "gma: memory resource not found.\n"); |
| 178 | return; |
| 179 | } |
| 180 | res->flags |= IORESOURCE_RESERVE | IORESOURCE_FIXED | IORESOURCE_ASSIGNED; |
Elyes HAOUAS | cf5430f | 2016-09-13 21:27:22 +0200 | [diff] [blame] | 181 | pci_write_config32(dev, PCI_BASE_ADDRESS_2, 0xd0000001); |
| 182 | pci_write_config32(dev, PCI_BASE_ADDRESS_2 + 4, 0); |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 183 | res->base = (resource_t) 0xd0000000; |
| 184 | res->size = (resource_t) 0x10000000; |
| 185 | } |
| 186 | |
Furquan Shaikh | 7536a39 | 2020-04-24 21:59:21 -0700 | [diff] [blame] | 187 | static void gma_generate_ssdt(const struct device *device) |
Vladimir Serbinenko | dd2bc3f | 2014-10-31 09:16:31 +0100 | [diff] [blame] | 188 | { |
Matt DeVillier | 6b059ea | 2020-03-30 19:31:54 -0500 | [diff] [blame] | 189 | const struct northbridge_intel_ironlake_config *chip = device->chip_info; |
Vladimir Serbinenko | dd2bc3f | 2014-10-31 09:16:31 +0100 | [diff] [blame] | 190 | |
Matt DeVillier | 6b059ea | 2020-03-30 19:31:54 -0500 | [diff] [blame] | 191 | drivers_intel_gma_displays_ssdt_generate(&chip->gfx); |
Vladimir Serbinenko | dd2bc3f | 2014-10-31 09:16:31 +0100 | [diff] [blame] | 192 | } |
| 193 | |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 194 | static struct pci_operations gma_pci_ops = { |
Subrata Banik | 4a0f071 | 2019-03-20 14:29:47 +0530 | [diff] [blame] | 195 | .set_subsystem = pci_dev_set_subsystem, |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 196 | }; |
| 197 | |
| 198 | static struct device_operations gma_func0_ops = { |
Matt DeVillier | 6b059ea | 2020-03-30 19:31:54 -0500 | [diff] [blame] | 199 | .read_resources = gma_read_resources, |
| 200 | .set_resources = pci_dev_set_resources, |
| 201 | .enable_resources = pci_dev_enable_resources, |
| 202 | .acpi_fill_ssdt = gma_generate_ssdt, |
| 203 | .init = gma_func0_init, |
Matt DeVillier | 6b059ea | 2020-03-30 19:31:54 -0500 | [diff] [blame] | 204 | .ops_pci = &gma_pci_ops, |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 205 | }; |
| 206 | |
Elyes HAOUAS | cf5430f | 2016-09-13 21:27:22 +0200 | [diff] [blame] | 207 | static const unsigned short pci_device_ids[] = { |
| 208 | 0x0046, 0x0102, 0x0106, 0x010a, 0x0112, |
Vladimir Serbinenko | c6f6be0 | 2013-11-12 22:32:08 +0100 | [diff] [blame] | 209 | 0x0116, 0x0122, 0x0126, 0x0156, |
| 210 | 0x0166, |
| 211 | 0 |
| 212 | }; |
| 213 | |
| 214 | static const struct pci_driver gma __pci_driver = { |
| 215 | .ops = &gma_func0_ops, |
| 216 | .vendor = PCI_VENDOR_ID_INTEL, |
| 217 | .devices = pci_device_ids, |
| 218 | }; |