Maulik V Vaghela | 2c3d91c | 2019-11-21 21:20:17 +0530 | [diff] [blame] | 1 | config SOC_INTEL_TIGERLAKE_BASE |
| 2 | bool |
| 3 | |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 4 | config SOC_INTEL_TIGERLAKE |
| 5 | bool |
Maulik V Vaghela | 2c3d91c | 2019-11-21 21:20:17 +0530 | [diff] [blame] | 6 | select SOC_INTEL_TIGERLAKE_BASE |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 7 | help |
| 8 | Intel Tigerlake support |
| 9 | |
Maulik V Vaghela | 2c3d91c | 2019-11-21 21:20:17 +0530 | [diff] [blame] | 10 | config SOC_INTEL_JASPERLAKE |
| 11 | bool |
| 12 | select SOC_INTEL_TIGERLAKE_BASE |
| 13 | help |
| 14 | Intel Jasperlake support |
| 15 | |
| 16 | if SOC_INTEL_TIGERLAKE_BASE |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 17 | |
| 18 | config CPU_SPECIFIC_OPTIONS |
| 19 | def_bool y |
| 20 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
| 21 | select ARCH_BOOTBLOCK_X86_32 |
| 22 | select ARCH_RAMSTAGE_X86_32 |
| 23 | select ARCH_ROMSTAGE_X86_32 |
| 24 | select ARCH_VERSTAGE_X86_32 |
| 25 | select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH |
| 26 | select BOOT_DEVICE_SUPPORTS_WRITES |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 27 | select CACHE_MRC_SETTINGS |
| 28 | select COMMON_FADT |
| 29 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
| 30 | select FSP_M_XIP |
| 31 | select GENERIC_GPIO_LIB |
| 32 | select HAVE_FSP_GOP |
| 33 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
| 34 | select HAVE_SMI_HANDLER |
| 35 | select IDT_IN_EVERY_STAGE |
| 36 | select INTEL_GMA_ACPI |
| 37 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
| 38 | select IOAPIC |
| 39 | select MRC_SETTINGS_PROTECT |
| 40 | select PARALLEL_MP |
| 41 | select PARALLEL_MP_AP_WORK |
| 42 | select MICROCODE_BLOB_UNDISCLOSED |
| 43 | select PLATFORM_USES_FSP2_1 |
| 44 | select REG_SCRIPT |
| 45 | select SMP |
| 46 | select SOC_AHCI_PORT_IMPLEMENTED_INVERT |
| 47 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
Kyösti Mälkki | b0f15f0 | 2019-11-22 23:15:29 +0200 | [diff] [blame] | 48 | select CPU_INTEL_COMMON_SMM |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 49 | select SOC_INTEL_COMMON |
| 50 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
| 51 | select SOC_INTEL_COMMON_BLOCK |
| 52 | select SOC_INTEL_COMMON_BLOCK_ACPI |
| 53 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
| 54 | select SOC_INTEL_COMMON_BLOCK_CPU |
| 55 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 56 | select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2 |
| 57 | select SOC_INTEL_COMMON_BLOCK_HDA |
| 58 | select SOC_INTEL_COMMON_BLOCK_SA |
| 59 | select SOC_INTEL_COMMON_BLOCK_SMM |
| 60 | select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP |
| 61 | select SOC_INTEL_COMMON_PCH_BASE |
| 62 | select SOC_INTEL_COMMON_RESET |
Arthur Heymans | c6872f5 | 2019-11-11 12:29:56 +0100 | [diff] [blame] | 63 | select SOC_INTEL_COMMON_BLOCK_CAR |
| 64 | select INTEL_CAR_NEM_ENHANCED |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 65 | select SSE2 |
| 66 | select SUPPORT_CPU_UCODE_IN_CBFS |
| 67 | select TSC_MONOTONIC_TIMER |
| 68 | select UDELAY_TSC |
| 69 | select UDK_2017_BINDING |
| 70 | select DISPLAY_FSP_VERSION_INFO |
| 71 | select HECI_DISABLE_USING_SMM |
| 72 | |
| 73 | config DCACHE_RAM_BASE |
| 74 | default 0xfef00000 |
| 75 | |
| 76 | config DCACHE_RAM_SIZE |
| 77 | default 0x40000 |
| 78 | help |
| 79 | The size of the cache-as-ram region required during bootblock |
| 80 | and/or romstage. |
| 81 | |
| 82 | config DCACHE_BSP_STACK_SIZE |
| 83 | hex |
| 84 | default 0x20400 |
| 85 | help |
| 86 | The amount of anticipated stack usage in CAR by bootblock and |
| 87 | other stages. In the case of FSP_USES_CB_STACK default value will be |
| 88 | sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB). |
| 89 | |
| 90 | config FSP_TEMP_RAM_SIZE |
| 91 | hex |
| 92 | default 0x10000 |
| 93 | help |
| 94 | The amount of anticipated heap usage in CAR by FSP. |
| 95 | Refer to Platform FSP integration guide document to know |
| 96 | the exact FSP requirement for Heap setup. |
| 97 | |
| 98 | config IFD_CHIPSET |
| 99 | string |
Maulik V Vaghela | c2a05d1 | 2019-11-27 14:31:38 +0530 | [diff] [blame] | 100 | default "tgl" if SOC_INTEL_TIGERLAKE |
| 101 | default "jsl" if SOC_INTEL_JASPERLAKE |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 102 | |
| 103 | config IED_REGION_SIZE |
| 104 | hex |
| 105 | default 0x400000 |
| 106 | |
| 107 | config HEAP_SIZE |
| 108 | hex |
| 109 | default 0x8000 |
| 110 | |
| 111 | config MAX_ROOT_PORTS |
| 112 | int |
| 113 | default 16 |
| 114 | |
| 115 | config SMM_TSEG_SIZE |
| 116 | hex |
| 117 | default 0x800000 |
| 118 | |
| 119 | config SMM_RESERVED_SIZE |
| 120 | hex |
| 121 | default 0x200000 |
| 122 | |
| 123 | config PCR_BASE_ADDRESS |
| 124 | hex |
| 125 | default 0xfd000000 |
| 126 | help |
| 127 | This option allows you to select MMIO Base Address of sideband bus. |
| 128 | |
| 129 | config MMCONF_BASE_ADDRESS |
| 130 | hex |
| 131 | default 0xc0000000 |
| 132 | |
| 133 | config CPU_BCLK_MHZ |
| 134 | int |
| 135 | default 100 |
| 136 | |
| 137 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
| 138 | int |
| 139 | default 120 |
| 140 | |
| 141 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 142 | int |
| 143 | default 133 |
| 144 | |
| 145 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 146 | int |
| 147 | default 3 |
| 148 | |
| 149 | config SOC_INTEL_I2C_DEV_MAX |
| 150 | int |
| 151 | default 6 |
| 152 | |
| 153 | config SOC_INTEL_UART_DEV_MAX |
| 154 | int |
| 155 | default 3 |
| 156 | |
| 157 | config CONSOLE_UART_BASE_ADDRESS |
| 158 | hex |
| 159 | default 0xfe032000 |
| 160 | depends on INTEL_LPSS_UART_FOR_CONSOLE |
| 161 | |
| 162 | # Clock divider parameters for 115200 baud rate |
| 163 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 164 | hex |
| 165 | default 0x30 |
| 166 | |
| 167 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 168 | hex |
| 169 | default 0xc35 |
| 170 | |
| 171 | config CHROMEOS |
| 172 | select CHROMEOS_RAMOOPS_DYNAMIC |
| 173 | |
| 174 | config VBOOT |
| 175 | select VBOOT_SEPARATE_VERSTAGE |
| 176 | select VBOOT_MUST_REQUEST_DISPLAY |
| 177 | select VBOOT_SAVE_RECOVERY_REASON_ON_REBOOT |
| 178 | select VBOOT_STARTS_IN_BOOTBLOCK |
| 179 | select VBOOT_VBNV_CMOS |
| 180 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
| 181 | |
| 182 | config C_ENV_BOOTBLOCK_SIZE |
| 183 | hex |
| 184 | default 0xC000 |
| 185 | |
| 186 | config CBFS_SIZE |
| 187 | hex |
| 188 | default 0x200000 |
| 189 | |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 190 | config FSP_HEADER_PATH |
| 191 | string "Location of FSP headers" |
Aamir Bohra | bf14c00 | 2019-12-06 19:39:36 +0530 | [diff] [blame^] | 192 | default "src/vendorcode/intel/fsp/fsp2_0/tigerlake/" if SOC_INTEL_TIGERLAKE |
| 193 | default "src/vendorcode/intel/fsp/fsp2_0/jasperlake/" if SOC_INTEL_JASPERLAKE |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 194 | |
| 195 | config FSP_FD_PATH |
| 196 | string |
| 197 | depends on FSP_USE_REPO |
Aamir Bohra | bf14c00 | 2019-12-06 19:39:36 +0530 | [diff] [blame^] | 198 | default "3rdparty/fsp/TigerLakeFspBinPkg/Fsp.fd" if SOC_INTEL_TIGERLAKE |
| 199 | default "3rdparty/fsp/JasperLakeFspBinPkg/Fsp.fd" if SOC_INTEL_JASPERLAKE |
Subrata Banik | 91e89c5 | 2019-11-01 18:30:01 +0530 | [diff] [blame] | 200 | |
| 201 | endif |